# MM54C922,MM54C923,MM74C922,MM74C923

MM54C922 MM74C922 16-Key Encoder MM54C923 MM74C923 20-Key Encoder



Literature Number: SNOS345A

## MM54C922/MM74C922 16-Key Encoder MM54C923/MM74C923 20-Key Encoder

### **General Description**

These CMOS key encoders provide all the necessary logic to fully encode an array of SPST switches. The keyboard scan can be implemented by either an external clock or external capacitor. These encoders also have on-chip pullup devices which permit switches with up to 50  $k\Omega$  on resistance to be used. No diodes in the switch array are needed to eliminate ghost switches. The internal debounce circuit needs only a single external capacitor and can be defeated by omitting the capacitor. A Data Available output goes to a high level when a valid keyboard entry has been made. The Data Available output returns to a low level when the entered key is released, even if another key is depressed. The Data Available will return high to indicate acceptance of the new key after a normal debounce period; this two-key rollover is provided between any two switches.

An internal register remembers the last key pressed even after the key is released. The TRI-STATE® outputs provide for easy expansion and bus operation and are LPTTL com-

### **Features**

- 50 k $\Omega$  maximum switch on resistance
- On or off chip clock
- On-chip row pull-up devices
- 2 key roll-over
- Keybounce elimination with single capacitor
- Last key register at outputs
- TRI-STATE outpust LPTTL compatible
- Wide supply range

3V to 15V

MM54C922/MM74C922 16-Key Encoder, MM54C923/MM74C923 20-Key Encoder

■ Low power consumption

### **Connection Diagrams**



## **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

 $V_{\hbox{\footnotesize CC}}-$  0.3V to  $V_{\hbox{\footnotesize CC}}+$  0.3V Voltage at Any Pin

Operating Temperature Range MM54C922, MM54C923

-55°C to +125°C -40°C to +85°C MM74C922, MM74C923

Storage Temperature Range  $-65^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$ 

Power Dissipation (PD)

Dual-In-Line 700 mW Small Outline 500 mW Operating V<sub>CC</sub> Range 3V to 15V 18V

 $V_{CC}$ Lead Temperature

260°C (Soldering, 10 seconds)

## DC Electrical Characteristics Min/Max limits apply across temperature range unless otherwise specified

| Cumbal              | Dovemeter                        | Conditions                                                                        | NA:                   | Turn   | May  | Unite |  |
|---------------------|----------------------------------|-----------------------------------------------------------------------------------|-----------------------|--------|------|-------|--|
| Symbol              | Parameter                        | Conditions                                                                        | Min                   | Тур    | Max  | Units |  |
| CMOS TO             |                                  | T                                                                                 | 1                     |        | I    |       |  |
| $V_{T+}$            | Positive-Going Threshold Voltage | $V_{CC} = 5V$ , $I_{IN} \ge 0.7$ mA                                               | 3.0                   | 3.6    | 4.3  | V     |  |
|                     | at Osc and KBM Inputs            | $V_{CC} = 10V, I_{IN} \ge 1.4 \text{ mA}$                                         | 6.0                   | 6.8    | 8.6  | V     |  |
|                     |                                  | $V_{CC} = 15V$ , $I_{IN} \ge 2.1$ mA                                              | 9.0                   | 10     | 12.9 | V     |  |
| $V_T-$              | Negative-Going Threshold Voltage | $V_{CC} = 5V, I_{IN} \ge 0.7 \text{ mA}$                                          | 0.7                   | 1.4    | 2.0  | V     |  |
|                     | at Osc and KBM Inputs            | $V_{CC} = 10V, I_{IN} \ge 1.4 \text{ mA}$                                         | 1.4                   | 3.2    | 4.0  | V     |  |
|                     |                                  | $V_{CC} = 15V, I_{IN} \ge 2.1 \text{ mA}$                                         | 2.1                   | 5      | 6.0  | V     |  |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage,       | $V_{CC} = 5V$                                                                     | 3.5                   | 4.5    |      | V     |  |
| (.)                 | Except Osc and KBM Inputs        | V <sub>CC</sub> = 10V                                                             | 8.0                   | 9      |      | V     |  |
|                     | ·                                | V <sub>CC</sub> = 15V                                                             | 12.5                  | 13.5   |      | V     |  |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage,       | $V_{CC} = 5V$                                                                     |                       | 0.5    | 1.5  | V     |  |
| • 114(0)            | Except Osc and KBM Inputs        | V <sub>CC</sub> = 10V                                                             |                       | 1      | 2    | v     |  |
|                     | ZXOOPT OOS AND TEST IN IMPARE    | V <sub>CC</sub> = 15V                                                             |                       | 1.5    | 2.5  | v     |  |
| I <sub>rp</sub>     | Row Pull-Up Current at Y1, Y2,   | $V_{CC} = 5V, V_{IN} = 0.1 V_{CC}$                                                |                       | -2     | -5   | μА    |  |
| 'rp                 | Y3, Y4 and Y5 Inputs             | $V_{CC} = 3V, V_{IN} = 0.1 V_{CC}$                                                |                       | -10    | -20  | μΑ    |  |
|                     | 10, 14 and 10 mputs              | V <sub>CC</sub> = 15V                                                             |                       | -22    | -45  | μΑ    |  |
| V                   | Logical "1" Output Voltage       | $V_{CC} = 5V, I_{O} = -10 \mu A$                                                  | 4.5                   |        |      | V     |  |
| V <sub>OUT(1)</sub> | Logical 1 Output Voltage         | $V_{CC} = 5V, I_{O} = -10 \mu\text{A}$<br>$V_{CC} = 10V, I_{O} = -10 \mu\text{A}$ | 9                     |        |      | V     |  |
|                     |                                  | $V_{CC} = 15V, I_{O} = -10 \mu\text{A}$                                           | 13.5                  |        |      | v     |  |
| \ /                 | L:   "O" O. t t \/ -  t          |                                                                                   | 10.5                  |        | 0.5  |       |  |
| $V_{OUT(0)}$        | Logical "0" Output Voltage       | $V_{CC} = 5V, I_{O} = 10 \mu A$                                                   |                       |        | 0.5  | V     |  |
|                     |                                  | $V_{CC} = 10V, I_{O} = 10 \mu\text{A}$                                            |                       |        | 1    | V     |  |
|                     |                                  | $V_{CC} = 15V, I_{O} = 10 \mu A$                                                  |                       |        | 1.5  | V     |  |
| Ron                 | Column "ON" Resistance at        | $V_{CC} = 5V, V_{O} = 0.5V$                                                       |                       | 500    | 1400 | Ω     |  |
|                     | X1, X2, X3 and X4 Outputs        | $V_{CC} = 10V, V_O = 1V$                                                          |                       | 300    | 700  | Ω     |  |
|                     |                                  | $V_{CC} = 15V, V_{O} = 1.5V$                                                      |                       | 200    | 500  | Ω     |  |
| Icc                 | Supply Current                   | $V_{CC} = 5V$                                                                     |                       | 0.55   | 1.1  | mA    |  |
|                     | Osc at 0V, (one Y low)           | $V_{CC} = 10V$                                                                    |                       | 1.1    | 1.9  | mA    |  |
|                     |                                  | $V_{CC} = 15V$                                                                    |                       | 1.7    | 2.6  | mA    |  |
| I <sub>IN(1)</sub>  | Logical "1" Input Current        | $V_{CC} = 15V, V_{IN} = 15V$                                                      |                       | 0.005  |      | _     |  |
| (.)                 | at Output Enable                 |                                                                                   |                       | 0.005  | 1.0  | μΑ    |  |
| I <sub>IN(0)</sub>  | Logical "0" Input Current        | $V_{CC} = 15V, V_{IN} = 0V$                                                       |                       |        |      |       |  |
| (0)                 | at Output Enable                 | 7 114                                                                             | -1.0                  | -0.005 |      | μΑ    |  |
| CMOS/LF             | TTL INTERFACE                    |                                                                                   |                       |        |      | •     |  |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage,       | 54C, V <sub>CC</sub> = 4.5V                                                       | V <sub>CC</sub> - 1.5 |        |      | V     |  |
| ▼IN(1)              | Except Osc and KBM Inputs        | 74C, V <sub>CC</sub> = 4.75V                                                      | V <sub>CC</sub> - 1.5 |        |      | v     |  |
| 1/                  |                                  |                                                                                   | V() 1.5               |        | 0.0  | V     |  |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage,       | 54C, V <sub>CC</sub> = 4.5V                                                       |                       |        | 0.8  |       |  |
|                     | Except Osc and KBM Inputs        | $74C, V_{CC} = 4.75V$                                                             |                       |        | 0.8  | V     |  |
| $V_{OUT(1)}$        | Logical "1" Output Voltage       | $54C, V_{CC} = 4.5V$                                                              | 2.4                   |        |      | V     |  |
|                     |                                  | $I_0 = -360 \mu\text{A}$                                                          |                       |        |      |       |  |
|                     |                                  | $74C, V_{CC} = 4.75V$                                                             | 2.4                   |        |      | V     |  |
|                     |                                  | $I_{O} = -360  \mu A$                                                             |                       |        |      |       |  |
| $V_{OUT(0)}$        | Logical "0" Output Voltage       | $54C, V_{CC} = 4.5V$                                                              |                       |        | 0.4  | V     |  |
|                     |                                  | $I_{O} = -360 \mu\text{A}$                                                        |                       |        | •    |       |  |
|                     |                                  | $74C, V_{CC} = 4.75V$                                                             |                       |        | 0.4  | V     |  |
|                     |                                  | $I_{O} = -360 \mu\text{A}$                                                        |                       |        |      |       |  |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

## **DC Electrical Characteristics**

Min/Max limits apply across temperature range unless otherwise specified (Continued)

| Symbol                                                                               | Parameter                          | Conditions                                               | Min          | Тур  | Max | Units |  |  |  |  |  |
|--------------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------------|--------------|------|-----|-------|--|--|--|--|--|
| OUTPUT DRIVE (See 54C/74C Family Characteristics Data Sheet) (Short Circuit Current) |                                    |                                                          |              |      |     |       |  |  |  |  |  |
| ISOURCE                                                                              | Output Source Current (P-Channel)  | $V_{CC} = 5V$ , $V_{OUT} = 0V$ , $T_A = 25^{\circ}C$     | <b>−1.75</b> | -3.3 |     | mA    |  |  |  |  |  |
| ISOURCE                                                                              | Output Source Current (P-Channel)  | $V_{CC} = 10V, V_{OUT} = 0V, T_A = 25^{\circ}C$          | -8           | -15  |     | mA    |  |  |  |  |  |
| ISINK                                                                                | Output Sink Current<br>(N-Channel) | $V_{CC} = 5V$ , $V_{OUT} = V_{CC}$ , $T_A = 25^{\circ}C$ | 1.75         | 3.6  |     | mA    |  |  |  |  |  |
| I <sub>SINK</sub>                                                                    | Output Sink Current<br>(N-Channel) | $V_{CC} = 10V, V_{OUT} = V_{CC},$ $T_A = 25^{\circ}C$    | 8            | 16   |     | mA    |  |  |  |  |  |

## AC Electrical Characteristics\* $T_A = 25^{\circ}C, C_L = 50 \text{ pF}, \text{ unless otherwise noted}$

| Symbol                              | Parameter                                                                              | Conditions                                                                                                                                                                                                                | Тур | Max             | Units             |                |
|-------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|-------------------|----------------|
| t <sub>pd0</sub> , t <sub>pd1</sub> | Propagation Delay Time to<br>Logical "0" or Logical "1"<br>from D.A.                   | $C_{L} = 50 \text{ pF (Figure 1)}$ $V_{CC} = 5V$ $V_{CC} = 10V$ $V_{CC} = 15V$                                                                                                                                            |     | 60<br>35<br>25  | 150<br>80<br>60   | ns<br>ns<br>ns |
| t <sub>0H</sub> , t <sub>1H</sub>   | Propagation Delay Time from<br>Logical "0" or Logical "1"<br>into High Impedance State | $\begin{aligned} R_L &= 10 \text{k, } C_L = 10 \text{ pF } \textit{(Figure 2)} \\ V_{CC} &= 5 \text{V, } R_L = 10 \text{k} \\ V_{CC} &= 10 \text{V, } C_L = 10 \text{ pF} \\ V_{CC} &= 15 \text{V} \end{aligned}$         |     | 80<br>65<br>50  | 200<br>150<br>110 | ns<br>ns<br>ns |
| t <sub>H0</sub> , t <sub>H1</sub>   | Propagation Delay Time from<br>High Impedance State to a<br>Logical "0" or Logical "1" | $\begin{aligned} R_{L} &= 10 \text{k, } C_{L} = 50 \text{ pF } \textit{(Figure 2)} \\ V_{CC} &= 5 \text{V, } R_{L} = 10 \text{k} \\ V_{CC} &= 10 \text{V, } C_{L} = 50 \text{ pF} \\ V_{CC} &= 15 \text{V} \end{aligned}$ |     | 100<br>55<br>40 | 250<br>125<br>90  | ns<br>ns<br>ns |
| C <sub>IN</sub>                     | Input Capacitance                                                                      | Any Input (Note 2)                                                                                                                                                                                                        |     | 5               | 7.5               | pF             |
| C <sub>OUT</sub>                    | TRI-STATE Output Capacitance                                                           | Any Output (Note 2)                                                                                                                                                                                                       |     | 10              |                   | pF             |

<sup>\*</sup>AC Parameters are guaranteed by DC correlated testing.

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Capacitance is guaranteed by periodic testing.

## **Switching Time Waveforms**



T1  $\approx$  T2  $\approx$  RC, T3  $\approx$  0.7 RC, where R  $\approx$  10k and C is external capacitor at KBM input.

FIGURE 1



## **Truth Table**

| Swi  | itch  | 0     | 1     | 2     | 3     | 4     | 5     | 6     | 7     | 8     | 9     | 10    | 11    | 12    | 13    | 14    | 15    | 16     | 17     | 18     | 19     |
|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|--------|--------|--------|--------|
| Posi | ition | Y1,X1 | Y1,X2 | Y1,X3 | Y1,X4 | Y2,X1 | Y2,X2 | Y2,X3 | Y2,X4 | Y3,X1 | Y3,X2 | Y3,X3 | Y3,X4 | Y4,X1 | Y4,X2 | Y4,X3 | Y4,X4 | Y5*,X1 | Y5*,X2 | Y5*,X3 | Y5*,X4 |
| D    |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |        |        |        |        |
| Α    | Α     | 0     | 1     | 0     | 1     | 0     | 1     | 0     | _1    | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0      | 1      | 0      | 1      |
| Т    | В     | 0     | 0     | 1     | 1     | 0     | 0     | 1     | 1     | 0     | 0     | _1    | 1     | 0     | 0     | 1     | 1     | 0      | 0      | 1      | 1      |
| Α    | С     | 0     | 0     | 0     | 0     | 1     | 1     | 1     | 1     | 0     | 0     | 0     | 0     | 1     | 1     | 1     | 1     | 0      | 0      | 0      | 0      |
| 0    | D     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 0      | 0      | 0      | 0      |
| U    | E*    | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1      | 1      | 1      | 1      |
| Т    |       | 1     |       |       |       |       |       |       |       |       |       |       |       |       |       |       |       |        |        |        |        |

<sup>\*</sup>Omit for MM54C922/MM74C922

## **Typical Performance Characteristics**



TL/F/6037-6



TL/F/6037-7



TL/F/6037-8



TL/F/6037-9

## **Typical Applications**

Synchronous Handshake (MM74C922)



Synchronous Data Entry Onto Bus (MM74C922)



TL/F/6037-11

Outputs are enabled when valid entry is made and go into TRI-STATE when key is released.

Note 3: The keyboard may be synchronously scanned by omitting the capacitor at osc. and driving osc. directly if the system clock rate is lower than 10 kHz.

### **Typical Applications (Continued)**

#### Asynchronous Data Entry Onto Bus (MM74C922)



TL/F/6037-12

Outputs are in TRI-STATE until key is pressed, then data is placed on bus. When key is released, outputs return to TRI-STATE.

#### Expansion to 32 Key Encoder (MM74C922)



TL/F/6037-13

## **Theory of Operation**

The MM74C922/MM74C923 Keyboard Encoders implement all the logic necessary to interface a 16 or 20 SPST key switch matrix to a digital system. The encoder will convert a key switch closer to a 4(MM74C922) or 5(MM74C923) bit nibble. The designer can control both the keyboard scan rate and the key debounce period by altering the oscillator capacitor, C<sub>OSE</sub>, and the key bounce mask capacitor, C<sub>MSK</sub>. Thus, the MM74C922/MM74C923's performance can be optimized for many keyboards.

The keyboard encoders connect to a switch matrix that is 4 rows by 4 columns (MM74C922) or 5 rows by 4 columns (MM74C923). When no keys are depressed, the row inputs are pulled high by internal pull-ups and the column outputs sequentially output a logic "0". These outputs are open drain and are therefore low for 25% of the time and otherwise off. The column scan rate is controlled by the oscillator input, which consists of a Schmitt trigger oscillator, a 2-bit counter, and a 2-4-bit decoder.

When a key is depressed, key 0, for example, nothing will happen when the X1 input is off, since Y1 will remain high. When the X1 column is scanned, X1 goes low and Y1 will go low. This disables the counter and keeps X1 low. Y1 going

low also initiates the key bounce circuit timing and locks out the other Y inputs. The key code to be output is a combination of the frozen counter value and the decoded Y inputs. Once the key bounce circuit times out, the data is latched, and the Data Available (DAV) output goes high.

If, during the key closure the switch bounces, Y1 input will go high again, restarting the scan and resetting the key bounce circuitry. The key may bounce several times, but as soon as the switch stays low for a debounce period, the closure is assumed valid and the data is latched.

A key may also bounce when it is released. To ensure that the encoder does not recognize this bounce as another key closure, the debounce circuit must time out before another closure is recognized.

The two-key roll-over feature can be illustrated by assuming a key is depressed, and then a second key is depressed. Since all scanning has stopped, and all other Y inputs are disabled, the second key is not recognized until the first key is lifted and the key bounce circuitry has reset.

The output latches feed TRI-STATE, which is enabled when the Output Enable  $(\overline{OE})$  input is taken low.









Plastic Dual-In-Line Package (N) Order Number MM54C923N or MM74C923N NS Package Number N20A

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** 

National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege etevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80

National Semiconductor Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd.

Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Applications |
|--------------|
|              |

Audio www.ti.com/audio Communications and Telecom www.ti.com/communications **Amplifiers** amplifier.ti.com Computers and Peripherals www.ti.com/computers dataconverter.ti.com Consumer Electronics www.ti.com/consumer-apps **Data Converters DLP® Products** www.dlp.com **Energy and Lighting** www.ti.com/energy DSP dsp.ti.com Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface interface.ti.com Security www.ti.com/security

Logic logic.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Power Mgmt power.ti.com Transportation and Automotive www.ti.com/automotive
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID <u>www.ti-rfid.com</u>

OMAP Mobile Processors <u>www.ti.com/omap</u>

Wireless Connectivity www.ti.com/wirelessconnectivity

TI E2E Community Home Page e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated