

## Semiconductor Memory Organization & Addressing

#### Organización de Computadoras 2020

Dr. Agustin M. Laprovitta (alaprovitta@famaf.unc.edu.ar)





#### Introduction

#### Computer systems functionality aspects

- Processing
  - Transformation of data
  - Implemented using processors
- Storage
  - Retention of data
  - Implemented using memory
- Communication
  - Transfer of data between processors and memories
  - Implemented using buses
  - Called interfacing

## A simple bus



#### Wires:

- Uni-directional or bi-directional
- One line may represent multiple wires

#### □ Bus

- Set of wires with a single function
  - Address bus, data bus
- Or, entire collection of wires
  - Address, data and control
  - Associated protocol: rules for communication

#### Semiconductor Memory Classification

| Read-Write Memory |                                | Non-Volatile<br>Read-Write<br>Memory | Read-Only Memory                    |
|-------------------|--------------------------------|--------------------------------------|-------------------------------------|
| Random<br>Access  | Non-Random<br>Access           | EPROM<br>E <sup>2</sup> PROM         | Mask-Programmed Programmable (PROM) |
| SRAM<br>DRAM      | FIFO LIFO Shift Register CACHE | FLASH                                |                                     |

<sup>\*</sup> Digital Integrated Circuits 2dn – Memories (SCU 2011, PhD Shoba Krishnan)

## **Memory Timing: Definitions**



## **Memory Organization**



Example organization for 1Kword x 8 bits = 8K bits memory

## Memory Architecture: Decoders



Intuitive architecture for K x M memory
Too many select signals:
K words == K select signals

Decoder reduces the number of select signals  $N = log_2 K$ 

<sup>\*</sup> Digital Integrated Circuits 2dn – Memories (SCU 2011, PhD Shoba Krishnan)

#### **Array-Structured Memory Architecture**

#### Problem: ASPECT RATIO or HEIGHT >> WIDTH



<sup>\*</sup> Digital Integrated Circuits 2dn – Memories (SCU 2011, PhD Shoba Krishnan)

#### Hierarchical Memory Architecture



#### **Advantages:**

- 1. Shorter wires within blocks
- 2. Block address activates only 1 block => power savings

<sup>\*</sup> Digital Integrated Circuits 2dn – Memories (SCU 2011, PhD Shoba Krishnan)

## Memory Addressing (parallel)





Example organization for bank of 1Kword x 16 bits from 2 x 1Kx8bits

## Memory Addressing (serial)





Example organization for bank of 4Kword x 8 bits from 4 x 1Kx8bits

# Example: Conventional PC Memory map

