# An IR-UWB Pulse Generator using PAM Modulation with Adaptive PSD in 130nm CMOS Process

Luiz Carlos Moreira UNISANTOS - Santos, Brazil lcm@unisantos.br

Thiago Ferauche UNISANTOS - Santos, Brazil thiago.ferauche@unisantos.br José Fontebasso Neto UNISANTOS - Santos, Brazil jfneto@unisantos.br

Guilherme Heck
PUCRS - Porto Alegre, Brazil
guilherme.heck@acad.pucrs.br

Fernando Gehm Moraes PUCRS - Porto Alegre, Brazil fernando.moraes@pucrs.br Walter Silva Oliveira UFABC - Santo André, Brazil walter.oliveira@aluno.ufabc.edu.br

Ney Laert Vilar Calazans PUCRS - Porto Alegre, Brazil ney.calazans@pucrs.br

## **ABSTRACT**

This paper proposes an adaptive pulse generator using Pulse Amplitude Modulation (PAM). The circuit was implemented with eight Pulse Generator Units (PGUs) to produce up to eight monocycles per pulse. The number of monocycles per pulse is inversely proportional to the Power Spectrum Density (PSD) bandwidth in the Impulse Radio Ultra-Wide Band (IR-UWB). The complete circuit contains two pulse generator blocks, each one composed by eight PGUs to build a rectangular waveform at the output. The PGU has been implemented with Edge Combiners High (ECH) and Edge Combiners Low (ECL) to encode the information. Each Edge Combiner has a high impedance circuit that is selected by digital control signals. The circuit has been simulated, showing an output pulse amplitude of ≈70mV for the high logic level and an amplitude of ≈35mV for the low logic level, both at 100 MHz Pulse Repetition Frequency (PRF). This produces a mean pulse duration of  $\approx$ 270ps, a mean central frequency of ≈3.7GHz and a power consumption less than  $0.22\mu$ W. The pulse generator block occupies an area of  $0.54mm^{2}$ .

## **CCS CONCEPTS**

• Hardware → Radio frequency and wireless interconnect;

#### **KEYWORDS**

IR-UWB, PAM modulation, Microwave transmitters, IoT, CMOS.

### **ACM Reference format:**

Luiz Carlos Moreira, José Fontebasso Neto, Walter Silva Oliveira, Thiago Ferauche, Guilherme Heck, Ney Laert Vilar Calazans, and Fernando Gehm Moraes. 2019. An IR-UWB Pulse Generator using PAM Modulation with Adaptive PSD in 130nm CMOS Process. In *Proceedings of 32nd Symposium* 

Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from permissions@acm.org.

SBCCI '19, August 26–30, 2019, Sao Paulo, Brazil © 2019 Association for Computing Machinery. ACM ISBN 978-1-4503-6844-5/19/08...\$15.00 https://doi.org/10.1145/3338852.3339860 on Integrated Circuits and Systems Design, Sao Paulo, Brazil, August 26–30, 2019 (SBCCI '19), 6 pages. https://doi.org/10.1145/3338852.3339860

#### 1 INTRODUCTION

The global communications market shows that innovations in wireless connectivity have enormous potential for the Internet of Things (IoT) [1], [2] and [3]. This potential is due to the demand of shortrange circuits, such as wireless sensor networks [4], wearable devices and mobile health applications [5]). These advancements are possible because there had been an evolution in silicon technologies allowing the development of the Systems-on-Chip (SoC) and wireless technologies on the same silicon wafer. In communications area many researchers believe that Impulse-Radio Ultra-Wideband (IR-UWB) is an excellent alternative for IoT applications. It has excellent wireless connectivity, low power consumption, high transfer rates, simple architecture at low cost. The basic architecture of an IR-UWB transmitter can be implemented using four building blocks: (i) a modulator that encodes the binary input data using an external clock; (ii) a pulse generator with pulse output for sub-nanosecond range; (iii) amplifier circuits; (iv) a driver for 50  $\Omega$  antennas [6], as shown in Figure 1. The IR-UWB devices can support many applications in environments where distances between devices are very small [5]. For instance, at home and commercial environments the IR-UWB is more effective, allowing unique communication channels with low power. Other advantages of IR-UWB devices include rejection of multipath fading and security against interception and jamming.



Figure 1: The basic architecture of an IR-UWB transmitter.

Moreover, there are various carrierless modulation schemes developed for UWB systems for data transmission, including Pulse Amplitude Modulation (PAM), Pulse Position Modulation (PPM) [7], Binary Phase Shift Keying (BPSK) [8], On-Off-Keying (OOK) [9]. Theses pulse modulations can be designed in different ways. For instance, references [9] and [10] proposed an edge combiner circuit to produce a pulse at the integrated bandpass filter to generate UWB pulses. This technique is straightforward, but it has limitations to generate pulses with different waveforms. Besides, this is expensive, due to the large area occupied by the on-die planar inductors and capacitors. Reference [11] proposes a pulse generator using a single NAND gate to generate a voltage pulse that is applied across an on-chip nMOS-type capacitor and produces a current-voltage relationship like the first derivative (i. e. monocycle pulse). A transmitter based on the pulse synthesizing technique was implemented in [12]. This technique is very simple to apply but depends on the time control provided by a chain of inverters, composed by a voltage-controlled delay line (VCDL) circuit where a rising edge is propagated through tunable delay cells. Reference [13] suggests implementing an all-digital transmitter with dual capacitively-coupled pulse-shaping drivers.

This paper proposes an IR-UWB pulse generator that can change the range of the bandwidth in the Power Spectral Density (PSD) of the emissions mask, using just a variable using up to 8 monocycles per pulse at the output. In this design, the variations of monocycles inside the pulse change the bandwidth, being that just one monocycles per pulse produces a wideband on the power mask. However, if the pulse has eight monocycles tend a produces a narrowband on the power mask, as shown Figure 2. The main goal is to make a transmitter circuit using this concept to fit the signal in the emission mask [14]. The principle of operation is explained in Section 2. Section 3 discusses architecture description of the adaptive PSD pulse generator circuit design in detail. The layout and simulations results are the target of Section 4, followed by a set of conclusions, drawn in Section 5.



Figure 2: Signal forms of PSD in the emissions mask: (a) Wideband; (b) Narrowband.

## 2 PRINCIPLE OF OPERATION

The IR-UWB pulse generator, proposed in this paper, uses a simple PAM modulation scheme to produce two pulse amplitude variations

at the output to represent either the high logic level or low logic level at input. In other words, the pulse requires only a single polarity to represent a data signal: high amplitude represents high logic level and the low amplitude represents low logic level. Besides, each pulse at output of the pulse generator can generates up to 8 monocycles per pulse to adapt in the PSD emission mask, as shown in Figure 2. This circuit was implemented with four main blocks: a demultiplexer circuit to select the clock forward between Edge Combiner High (ECH) and Edge Combiner Low (ECL). This circuit was implemented with two AND gates (G1 and G2) connected to an inverter circuit to select the edge combiner into a PGU and to encode the data signal in the PAM modulation; eight PGUs connected in parallel and each PGU uses two edge combiner circuits(e.g. ECH and ECL), each one generating up to 8 eight monocycles per pulse; a digital selector block composed by static logic gates to select the PGUs; a polarized filter at the output connected to all PGUs, as shown in Figure 3.



Figure 3: The operation mode of pulse generator. (a) when Data=1 the ck1and ECH are actived; (b) when Data=0 the ck2 and ECL are actived.

The principle of operation of the pulse generator using the PAM modulation is relatively simple. It can use two values of the signal amplitude as described above. When the data signal is set to high, the logic AND gate G1 of the Demultiplex (DEMUX) circuit is activated and the clock signal of the input goes to the output of the logic gate. This output signal is called "Ck1" and is connected to ECH PGUs, as shown in Figure 3(a). Then, the digital circuit block will select the number of oscillations of the output pulse. This pulse selection defines the number of PGUs that will be used to generate

the pulse at high amplitude output. This pulse is connected to the filter and to properly form the output pulse oscillations. When the data signal is set to low, the logic AND gate G2 of the demultiplex circuit is activated and the clock signal of the input goes to the output of the logic gate. This output signal is called "Ck2" and is connected to ECL PGUs, as shown in Figure 3(b). The digital circuitry at the digital block will select the quantity of monocycles per pulse at the output of PGUs. This monocycles will be sent to the filter to correctly waveform at output of pulse generator.

#### 3 ARCHITECTURE DESCRIPTION

The proposed IR-UWB circuit generates rectangular pulses that can be adjusted up to eight monocycles, using a PAM modulation scheme. It consists of three main blocks: a demultiplex circuit block; PGU blocks generates monocycles; Digital Selector Block (DSB) to select number of PGUs. The main blocks are explained in detail as follows.

## 3.1 Demultiplex Block

The decision circuit, in this design, was implemented with a 1:2 Demultiplex (DEMUX) circuit using two static CMOS NAND gates, and an inverter circuit to select output, as shown in Figure 3(a, b).

## 3.2 Pulse Generator Unit (PGU)

Many techniques can be used to design of edge combiner circuits in the PGU. In the proposed design, we implement both edge combiners were modified from previous publications [4]. Under these circumstances, each PGU was implemented with ECH and ECL techniques using pMOS and nMOS transistors connected in series, as shown in Figure 4. Thus, each PGU behaves like a charge pump circuit to control charge and discharge current on the polarized filter to generate the output voltage. In other words, the PGU controls the current flow from VDD to Vout and Vout to GND to form one monocycle. When the PGU is not selected, transistors Mp13, Mn11, Mp23 and Mn21 are off, and as a result the node output is in high impedance state. Thus, there is no output voltage peak in the polarized filter. However, when the PGU is selected, the ECH as well as the ECL are selected through transistors Mp13, Mn11, Mp23 and Mn21, which are on. When the data signal is high, just the ECH is selected to generates high amplitude monocycles at Vout as shown Figure 4(a), conversely when the data signal is low, just the ECL is selected to generates low amplitude monocycles at Vout as shown Figure 4(b). In this block, the monocycle is generated at the output, due the phase difference among delay signals V(a), V(b) and V(c), as shown in Figure 5 (b). This delay signals generate a positive peak amplitude of the monocycle in 3 states:

- (1) First state, before transition: suppose that signals V(a)=1 and V(b)=0, then signal (I+)='0' (at high impedance condition). In this condition, Mp11 is on and Mp12 is off;
- (2) Second state, when V(a) goes from high to low, and V(b) goes from low to high, Mp11 and Mp12 goes on, generating a narrow pulse of current with a width of the phase difference, then the electric current flows from VDD to polarized filter;
- (3) Third state: after the transition, suppose that signals V(a)=0 and V(b)=1, then pulse current (I-)='0' (at high impedance condition). In this condition, Mp11 is off, Mp12 is on.

The negative peak amplitude of the monocycle is generated similarly, as follows:

- (1) First state, before transition: suppose that signals V(b)=0 and V(c)=1, then signal (I-)='0' (at high impedance condition). In this condition, Mn11 is on, Mn12 is off;
- (2) Second state, when V(b) goes from high to low, and V(c) goes from low to high, Mn11 and Mn12 goes on, generating a narrow pulse of current with a width of the phase difference, then the electric current flows from polarized filter to GND.
- (3) Third state: after the transition, suppose that signals V(a)=0 and V(b)=1, then pulse current (I-)='0' (at high impedance condition). In this condition, Mn11 is off, Mn12 is on.



Figure 4: Block diagram of reconfigurable pulse generator with 8 PGUs using PAM modulation scheme: (a) ECH circuit – top part of the Figure; (b) ECL circuit – lower part of the Figure.

The delay circuit was implemented with three cascaded inverters to control the delay time in the PGUs. Thus, was chosen a current starved, a conventional static inverter, and a pseudo-nMOS inverter [15] [16], to enhance the control of the delay between the inverter input and outputs, as shown in the Figure 5(a). When compared, these inverters represent a trade-off among them. For example, the current starved is often used to control delay in the ring oscillator, because current sources limit the current available to the inverter. In the static inverter there is no DC current flow through it and consequently the power consumption is smaller. As a result, the design takes advantage of the fact that the current starved and pseudo-nMOS circuits need a current mirror to control the current at the output of the inverter. This justifies the configuration choice here, to operate as delay circuits, given its simplicity to keep a fixed frequency. Besides, it presents an excellent delay response, resulting in a better IR-UWB output pulse frequency. This signal voltage will be produced on the edge combiner output. It presents a satisfactory delay response, making possible a better IR-UWB output pulse frequency.



Figure 5: Delay circuits schematic: (a) Delay circuit; (b) Delay voltage phase difference.

#### 3.3 Digital Selector Block

The digital selector block was implemented to select eight PGUs, generating up to eight monocycles per pulse. It was implemented using a simple circuit with AND and OR static gates. Each PGU has been designed with a high impedance circuit that is activated

when a logic level at input goes to high, as shown in Figure 3(a,b). In this condition, the transistor mp13 and mn13 of the ECH block are on. Similarly, transistors Mp23 and Mn21 of ECL block are on. For example, when Binary Coded Decimal (BCD) is "000" at the input of the block selector, the pulse Vs1 (first output of this block) at output goes to high logic level and the other outputs, Vs2 up to Vs8, goes to low. In this condition, just one PGUs are activated and one monocycle is generated at the output of the pulse generator. However, when the BCD signal is "111", eight PGUs are activated and eight oscillations per pulse are activated. In this condition, the pulses from Vs1 up to Vs8 goes to high logic level, as shown in Table 1.

Table 1: The selection of ECH and ECL circuits using Binary Code Decimal (BCD).

| BCD | Number of the PGUs circuits actived. |     |     |     |     |     |     |     |  |  |
|-----|--------------------------------------|-----|-----|-----|-----|-----|-----|-----|--|--|
|     | Vs1                                  | Vs2 | Vs3 | Vs4 | Vs5 | Vs6 | Vs7 | Vs8 |  |  |
| 000 | 1                                    | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
| 001 | 1                                    | 1   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
| 010 | 1                                    | 1   | 1   | 0   | 0   | 0   | 0   | 0   |  |  |
| 011 | 1                                    | 1   | 1   | 1   | 0   | 0   | 0   | 0   |  |  |
| 100 | 1                                    | 1   | 1   | 1   | 1   | 0   | 0   | 0   |  |  |
| 101 | 1                                    | 1   | 1   | 1   | 1   | 1   | 0   | 0   |  |  |
| 110 | 1                                    | 1   | 1   | 1   | 1   | 1   | 1   | 0   |  |  |
| 111 | 1                                    | 1   | 1   | 1   | 1   | 1   | 1   | 1   |  |  |

#### 4 SIMULATION RESULTS

This section presents simulation results of the PAM pulse generator using a PRF of the 100 MHz and a power supply at 1.2V in the 130nm CMOS process . Besides, was implemented a resistor with  $50\Omega$  and a parasitic capacitances (Cp) of nMOS and pMOS transistors. In addition, there is an external 500mV supply voltage (Vr), to polarize the PGU output, as depict Figure 4. Table 2 compares our proposal to related works through implementation technology, voltage supply, design method, area, PRF, power consumption and modulation technique choice. All simulations were carried out using the LTSpice electrical simulator. Figure 6 presents the layout of the pulse generator circuit without PADs, with an area equal to  $0.54mm^2$ . The proposal in this works stands out in terms of power consumption and adaptivity.

Figure 5(b) depicted that time  $Tp_{HL}$  e  $Tp_{LH}$  have different times because the gate capacitance of transistors (Mp11 and Mn13) are high, and consequently increase the rise time at node v(b). Under this condition, the channel width of the pMOS transistor must be increased to higher values to decrease the rise time. The resulting circuit has a propagation delay of 249 ps between PGUs (ECH or ECL) to produce one oscillation at the output. Thus, each inverter presents a  $Tp_{HL}$  of 131ps,  $Tp_{LH}$  of 118ps. The total delay time of the pulse depends on the number of delay blocks selected in the signal path.

The central frequency when Data = '1' is  $\approx$ 4.3 GHz and when Data = '0' this frequency is  $\approx$ 3.7 GHz. The difference between the central frequencies is due to non-uniformity of pulses generated at output. This happens because the same circuits produce both pulses, hence zero and one pulses have the same slope, but zero pulses have smaller amplitude, ending each monocycle in less time than one pulses. Consequently, zero pulses carryless energy per pulse and have higher frequency than their corresponding one pulses.

| -                      |                    |                 |                              | •                            |                    |                  | -                |
|------------------------|--------------------|-----------------|------------------------------|------------------------------|--------------------|------------------|------------------|
| Results                | This work          | *Ref. [7]       | Ref. [9]                     | Ref.[18]                     | Ref. [19]          | Ref. [20]        | *Ref. [21]       |
| CMOS technology (nm)   | 130                | 180             | 130                          | 180                          | 180                | 40               | 180              |
| Voltage Supply (V)     | 1.2                | 1.8             | 1.2                          | ~1.8                         | 1.8                | 0.9              | 1.2              |
| Method                 | Edge<br>combiner   | LO-based        | Filtered Edge<br>Combination | Filtered Edge<br>Combination | LO-based           | Edge<br>combiner | Double PLL       |
| Area (core)            | $0.54 \text{mm}^2$ | $0.2$ mm $^{2}$ | $0.54 \text{mm}^2$           | $0.09 \text{mm}^2$           | $0.55 \text{mm}^2$ | $8200 \mu m^2$   | $0.04$ mm $^{2}$ |
| PRF (MHz)              | 100                | 40.5            | 100                          | 100-1000                     | 125                | 100              | 31.25            |
| Power consumption (mW) | 0.047-0.215        | 1.97            | 3.84                         | 0.26-0.th76                  | 4                  | NA               | NA               |
| Modulation             | PAM                | PAM             | OOK                          | OOK                          | PPM+BPSK           | NA               | OOK              |

Table 2: Comparative summary of IR-UWB pulse generators (NA: information not available in the reference)

\*UWB transmitter



Figure 6: Proposed pulse generator complete layout without PADs.



Figure 7: Power Spectrum Density simulation: (a) Data = 0, (b) Data = 1.

Another consequence appears when pulses with more monocycles have more energy than pulses with less monocycles, and because those pulses are longer than the former, their frequencies are smaller than the frequencies of the latter.

The total duration of the pulse with eight monocycles at the output is  $\approx\!1.9$  ns. The PSD obtained using Discrete Fourier Transformation (DFT) is  $\approx\!32\text{dBm}$  for high logic level and  $\approx\!42\text{dBm}$  for low level, with a  $50\Omega$  load impedance on the output node [17], as shown Figure 7.The pulse generator circuit presents a pulse amplitude of

 ${\approx}70 mVpp$  for high logic level and  ${\approx}35 mVpp$  for low logic level, as shown in Figure 8.

# 5 CONCLUSION

This work discussed an efficient small pulse generator using PAM modulation designed in a 130nm CMOS technology. Its generated pulse has an output pulse amplitude of  $\approx\!70\text{mV}$  for high logic level and an amplitude of  $\approx\!35\text{mV}$  for low logic level, both at 100 MHz Pulse Repetition Frequency (PRF), producing a mean pulse duration of  $\approx\!270\text{ps}$ , mean central frequency of  $\approx\!3.7\text{GHz}$  and low power



Figure 8: Time-domain waveform of the complete pulse generator circuit: top graph is the output voltage; middle graph shows when Data signal =1 and when Data=0; bottom graph shows the clock signal.

consumption. The full block of the pulse generator occupies an area of  $0.54mm^2$ . This design presents a small area, low power consumption and low complexity that can be applied in adaptive and reconfigurable transmitters in future designs.

#### 6 REFERENCES

- $[1]\;$  ITU Internet Reports 2005, "The Internet of Things," November 2005.
- [2] Jiong Jin, Jayavardhana Gubbi, Slaven Marusic, and Marimuthu Palaniswami, An Information Framework for Creating a Smart City Through Internet of Things, IEEE Internet of Things Journal, vol.1, no.2, pp.112-121, April, 2014.
- [3] Shivangi Vashi, Jyotsnamayee Ram, Janit Modi, Saurav Verma, Chetana Prakas, "Internet of Things (IoT): A vision, architectural elements, and security issues", International Conference on I-SMAC (IoT in Social, Mobile, Analytics and Cloud), Palladam, India., Feb. 2017,
- [4] Sanjeev Sharma, Anubha Gupta, Vimal Bhatia, "A Simple Modified Peak Detection Based UWB Receiver for WSN and IoT Applications", IEEE 85th Vehicular Technology Conference (VTC Spring), Sydney, NSW,Australia June 2017,
- [5] S. M. Riazul Islam, Daehan Kwak, MD. Humaun Kabir; Mahmud Hossain; Kyung-Sup Kwak, "The Internet of Things for Health Care: A Comprehensive Survey", IEEE Access, vol.3, pp.678-708, 2015,
- [6] Zhe Zhang, Yongfu Li, Guoxing Wang, Yong Lian, "The design of an Energy-Efficient IR-UWB Transmitter With Wide-Output Swing and Sub-Microwatt Leakage Current", IEEE Transactions on Circuits and Systems II: Express Briefs, Vol.65, no: 10, pp.1485-1489, Oct., 2018,

- [7] Caixia Chen, Manh Anh Do, Kiat Seng Yeo, and Chirn Chye Boon, "A fully integrated low power PAM multi-channel UWB transmitter", Analog Integrated Circuits and Signal Processing, vol.68, no 1, pp 77–84, July, 2011,
- [8] Luiz Carlos Moreira, José Fontebasso Neto, Thiago Ferauche, Guilherme Apolinário Silva Novaes, Emmanuel Torres Rios. "All-digital reconfigurable IR-UWB pulse generator using BPSK modulation in 130nm RF-CMOS process". In: LASCAS, 2017,
- [9] S. Bourdel, Y. Bachelet, J. Gaubert, R. Faucher, O. Fourquin, N. Dehaese, H. Barthelemy,"A 9-pJ/Pulse 1.42-Vpp OOK CMOS UWB Pulse Generator for the 3.1–10.6-GHz FCC Band", IEEE Transactions on Microwave Theory and Techniques, vol.58, no.1, pp.65-73, Jan.2010,
- [10] Yu-Ju Lin, Sung-Yun Park, Xing Chen, David Wentzloff, Euisik Yoon, "4.32-pJ/b, Overlap-Free, Feedforward Edge-Combiner-Based Ultra-Wideband Transmitter for High-Channel-Count Neural Recording", IEEE Microwave and Wireless Components Letters, vol.28, no. 1, pp.52-54, Jan., 2018,
- [11] Yanjie Wang, Ali M. Niknejad, Vincent Gaudet, and Kris Iniewski, "A CMOS IR-UWB Transceiver Design for Contact-Less Chip Testing Applications", IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 55, no. 4, April 2008.
- [12] Vauche, Remy, et al. "A 100 MHz PRF IR-UWB CMOS transceiver with pulse shaping capabilities and peak voltage detector." IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 64, no. 6, pp 1612-1625, June, 2017,
- [13] Patrick P. Mercier, Denis C. Daly, and Anantha P. Chandrakasan," An Energy-Efficient All-Digital UWB Transmitter Employing Dual Capacitively-Coupled Pulse-Shaping Drivers", IEEE Journal of Solid-State Circuits, vol.44, no.6, pp. 1679-1688, June 2009.
- [14] Farshad Gozalpour; Amir Habibzadeh-Sharif; Esmaeil Najafi Aghdam", Design of an IR-UWB transmitter with adaptive PSD in 0.02–1.4 Gpps", Iranian Conference on Electrical Engineering (ICEE), Tehran, Iran, 2017,
- [15] Mohammad Maymandi-Nejad and Manoj Sachdev, "A digitally programmable delay element: design and analysis", IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol:11, vo.5, pp.871-878, Oct. 2003.
- [16] Neil H. E. Weste and Kamran Eshraghian, "Principles of CMOS VLSI Design a Systems Perspective," Chapter-4 Circuit Characterization and Performance Estimation, 2nd ed., ISBN 0-201-53376-6, Addison-Wesley Publishing Company 1992.
- [17] Hongsan Sheng, P. Orlik, A.M. Haimovich, L.J. Cimini, Jinyun Zhang, "On the spectral and power requirements for ultra-wideband transmission", IEEE International Conference on Communications, Anchorage, AK, USA, 2003,
- [18] Ming Shen, Ying-Zheng Yin, Hao Jiang, Tong Tian, Ole K. Jensen, Jan H. Mikkelsen, "A 0.76-pJ/Pulse 0.1-1 Gpps Microwatt IR-UWB CMOS Pulse Generator With Adaptive PSD Control Using a Limited Monocycle Precharge Technique", IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 62, no: 8, pp.806 810, Aug. 2015,
- [19] Ruibing Dong, H. Kanaya, Ramesh K. Pokharel, "A CMOS Ultrawideband Pulse Generator for 3–5 GHz Applications", IEEE Microwave and Wireless Components Letters, vol. 27, no: 6, pp.584 - 586, June 2017,
- [20] B. Faes, P. Reynaert, P. Leroux, "Highly Tunable Triangular Wave UWB Baseband Pulse Generator With Amplitude Stabilization in 40-nm CMOS", IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 64, no. 5, pp.505-509, May, 2017,
- [21] M. Crepaldi, G. N. Angotzi, A. Maviglia, F. Diotalevi, and L. Berdondini, "A 5 pj/pulse at 1-gpps pulsed transmitter based on asynchronous logic master-slave pll synthesis", IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 65, no. 3, pp. 1096–1109, March, 2018,