#### exp\_1 (4-bit binary-to-Gray-code converter) I.

# **Design Specification**

Input: a, b, c, d. Output: w, x, y, z.



# **Design Implementation**

Use truth table and K-map to design the functions:

| a | b | c | d | w | X | y | Z |
|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 |
| 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 |
| 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 |
| 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 |
| 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 |
| 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 |
| 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 |
| 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 |
|   |   |   |   | · |   |   |   |



assign  $x = a \wedge b$ ; assign  $y = b \land c$ ; assign  $z = c \wedge d$ ;

Emulation parameters:

Input:

| I/O | a   | b   | c   | d   |
|-----|-----|-----|-----|-----|
| LOC | W17 | W16 | V16 | V17 |

Output:

| I/O | W   | X   | у   | z   |
|-----|-----|-----|-----|-----|
| LOC | V19 | U19 | E19 | U16 |

# II. exp\_2 (7-segment display)

# **Design Specification**



# **Design Implementation**

七段顯示器不適合使用 K-map 來找 Boolean function,由於幾乎沒有規則去簡化,因此在此題使用 truth table 搭配 case 的寫法會較為簡單明瞭: (d[3:0]=i[3:0],不另外使用 case)

| i[3] | i[2] | i[1] | i[0] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | <b>D</b> [0] |
|------|------|------|------|------|------|------|------|------|------|------|--------------|
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 1            |
| 0    | 0    | 0    | 1    | 1    | 0    | 0    | 1    | 1    | 1    | 1    | 1            |
| 0    | 0    | 1    | 0    | 0    | 0    | 1    | 0    | 0    | 1    | 0    | 1            |
| 0    | 0    | 1    | 1    | 0    | 0    | 0    | 0    | 1    | 1    | 0    | 1            |
| 0    | 1    | 0    | 0    | 1    | 0    | 0    | 1    | 1    | 0    | 0    | 1            |
| 0    | 1    | 0    | 1    | 0    | 1    | 0    | 0    | 1    | 0    | 0    | 1            |
| 0    | 1    | 1    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 1            |
| 0    | 1    | 1    | 1    | 0    | 0    | 0    | 1    | 1    | 1    | 1    | 1            |
| 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1            |
| 1    | 0    | 0    | 1    | 0    | 0    | 0    | 1    | 1    | 0    | 0    | 1            |
| 1    | 0    | 1    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 1            |
| 1    | 0    | 1    | 1    | 1    | 1    | 0    | 0    | 0    | 0    | 0    | 1            |
| 1    | 1    | 0    | 0    | 0    | 1    | 1    | 0    | 0    | 0    | 1    | 1            |
| 1    | 1    | 0    | 1    | 1    | 0    | 0    | 0    | 0    | 1    | 0    | 1            |
| 1    | 1    | 1    | 0    | 0    | 1    | 1    | 0    | 0    | 0    | 0    | 1            |
| 1    | 1    | 1    | 1    | 0    | 1    | 1    | 1    | 0    | 0    | 0    | 1            |

Code:

Reg [7:0] D; assign d[3:0] = i[3:0];

always @(i)

begin

case (i)

### EECS2070 Logic Design Lab

```
4'd0: D[7:0] = 8'b00000011;
    4'd1: D[7:0] = 8'b100111111;
    4'd2: D[7:0] = 8'b00100101;
    4'd3: D[7:0] = 8'b00001101;
    4'd4: D[7:0] = 8'b10011001;
    4'd5: D[7:0] = 8'b01001001;
    4'd6: D[7:0] = 8'b01000001;
    4'd7: D[7:0] = 8'b00011111;
    4'd8: D[7:0] = 8'b000000001;
    4'd9: D[7:0] = 8'b00011001;
    4'd10: D[7:0] = 8'b00010001;
    4'd11: D[7:0] = 8'b11000001;
    4'd12: D[7:0] = 8'b01100011;
    4'd13: D[7:0] = 8'b10000101;
    4'd14: D[7:0] = 8'b01100001;
    4'd15: D[7:0] = 8'b01110001;
    default: D[7:0] = 8'b111111110; //.
endcase
```

#### Testbench:

end

從 i[3:0] = 4'd0 開始,每過 10 單位時間(#10)就讓 i 加 1 ,執行到 i[3:0] = 4'd15 為止,觀察 d[3:0]與 D[7:0]是否與預期相符合。

#### Emulation parameters:

#### Input:

| I/O | i[3] | i[2] | i[1] | i[0] |
|-----|------|------|------|------|
| LOC | W17  | W16  | V16  | V17  |

#### Output:

| I/O | d[3] | d[2] | d[1] | d[0] |      |      |      |      |
|-----|------|------|------|------|------|------|------|------|
| LOC | V19  | U19  | E19  | U16  |      |      |      |      |
| I/O | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] |
| LOC | W7   | W6   | U8   | V8   | U5   | V5   | U7   | V7   |

## III. exp\_3 (Bulls and Cows)

### **Design Specification**



### **Design Implementation**

為使用 if 來做撰寫,先畫出樹狀圖整理 bulls, cows 和 a, b 之間的關係: (因為或的判斷在第二層 if,所以可以避掉重複 and 的問題)

bulls: cows:



Code:

end

```
reg [2:0] bulls, cows;
```

```
always @(a or b) begin  if ((a[7:4] == b[7:4]) &\& (a[3:0] == b[3:0])) \\ bulls[2:0] = 3'b100; \\ else if ((a[7:4] == b[7:4]) \parallel (a[3:0] == b[3:0])) \\ bulls[2:0] = 3'b010; \\ else \\ bulls[2:0] = 3'b001; \\ if ((a[7:4] == b[3:0]) &\& (a[3:0] == b[7:4])) \\ cows[2:0] = 3'b100; \\ else if ((a[7:4] == b[3:0]) \parallel (a[3:0] == b[7:4])) \\ cows[2:0] = 3'b010; \\ else \\ cows[2:0] = 3'b001; \\ \end{cases}
```

2

#### Emulation parameters:

### Input:

| I/O | a[7] | a[6] | a[5] | a[4] | a[3] | a[2] | a[1] | a[0] |
|-----|------|------|------|------|------|------|------|------|
| LOC | R2   | T1   | U1   | W2   | R3   | T2   | Т3   | V2   |
| I/O | b[7] | b[6] | b[5] | b[4] | b[3] | b[2] | b[1] | b[0] |
| LOC | W13  | W14  | V15  | W15  | W17  | W16  | V16  | V17  |

#### Output:

| I/O | bulls[2] | bulls[1] | bulls[0] | cows[2] | cows[1] | cows[0] |
|-----|----------|----------|----------|---------|---------|---------|
| LOC | L1       | P1       | N3       | U19     | E19     | U16     |

\_\_\_\_\_\_

#### **Discussion**

第一題如上週一樣,加上題目也有指定 parameter,於是在撰寫上我沒有遇到問題。 而在第二題的撰寫中,由於題目沒有說七段顯示器的 parameter,因此我在撰寫時透 過查詢老師第二週的上課簡報與 Basys3 Reference Manual 中的接口位置,才順利的將七 段顯示器完成。

在第三題的 bulls 與 cows 燈號選擇中,原先我是選擇鄰近的 6 個燈位,但後來我將 bulls 選為最左方的三個燈位,cows 選為最右方的三個燈位,以方便讀取時不會將兩種不 同的燈號混在一起讀取,這是我在第三題加入的小巧思。

### Conclusion

這次的 Lab 對我來說很新鮮,由於是第一次碰到 FPGA 板,於是很期待能夠透過 Vivado 來讓板子實行我們想要的功能與解題,而最後當親眼看見 FPGA 上的七段顯示器 真的如預期般實行,那樣的成就感是很令人開心的。

而另一方面,我也認知到了 Basys3 Reference Manual 對於我們的重要性,在未來的 Lab、抑或是 project 的撰寫,我們一定會需要大量查詢 Basys3 Reference Manual 中各個接口的名稱、規定等,於是很感謝教授在第二週就安排如第二題的題目,讓我們能提前熟悉 Basys3 Reference Manual 的查詢。

### **References**

7段顯示器的輸入接口查詢:(from 第二週上課講義)

Bulls and Cows:(from 邏輯設計期中)