**PRODUCT:** TFT TOUCH MODULE

MODULE NO.: SUR1024600S070B

**SUPPLIER:** SHENZHEN SURENOO TECHNOLOGY CO.,LTD.

DATE: Dec 11, 2018

# **SPECIFICATION**

Revision: 0.0

SUR1024600S070B

This module uses ROHS material

| WRITTEN BY | CHECKED BY | APPROVED BY |
|------------|------------|-------------|
| Jason      | Eric       | Henry       |



# **REVISION RECORD**

| REV NO. | REV DATE   | CONTENTS      | REMARKS     |
|---------|------------|---------------|-------------|
| 0.0     | 2018-12-11 | First release | Preliminary |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |
|         |            |               |             |

### **CONTENTS**

- 1. GENERAL INFORMATION
- 2 EXTERNAL DIMENSIONS
- 3, ABSOLUTE MAXIMUM RATINGS
- 4. ELECTRICAL CHARACTERISTICS
- 5 SACKLIGHT CHARACTERISTICS
- 6, CTP CHARACTERISTICS
- 7, ELECTRO-OPTICAL CHARACTERISTICS
- 8. INTERFACE DESCRIPTION
- 9. INPUT TIMING
- 10 RELIABILITY TEST CONDITIONS
- 11, INSPECTION CRITERION



# 1. GENERAL INFORMATION

| Item of general information         |       | Contents                   | Unit    |  |
|-------------------------------------|-------|----------------------------|---------|--|
| LCD Display Size(Diagonal)          |       | 7.0                        |         |  |
| Module Structure                    | LCD I | Display + CTP Touch + PCB  | -       |  |
| LCD Display Type                    |       | TFT/TRANSMISSIVE           | -       |  |
| LCD Display Mode                    |       | Normally White             | -       |  |
| Recommended Viewing Direction       |       | 12                         | o'clock |  |
| Gray inversion Direction            |       | 6                          | o'clock |  |
| Module size $(W \times H \times T)$ |       | mm                         |         |  |
| Active area (W×H)                   |       | mm                         |         |  |
| Number of pixels (Resolution)       |       | 1024RGB×600                | pixel   |  |
| Pixel pitch (W×H)                   |       | 0.1506×0.1432              | mm      |  |
| LCD Driver IC                       |       | -                          | -       |  |
| M I I I C T                         | LCD   | SPI or 8080/6800 interface | -       |  |
| Module Interface Type               | СТР   | I2C interface              | -       |  |
| Module Input voltage                | 5.0V  |                            | V       |  |
| Module Power consumption            | -     |                            | mW      |  |
| Color Numbers                       |       | -                          |         |  |
| Backlight Type                      |       | White LED                  | -       |  |

# 2, EXTERNAL DIMENSIONS



### 3, ABSOLUTE MAXIMUM RATINGS

| Parameter of absolute maximum ratings | Symbol | Min | Max           | Unit                                                                         |
|---------------------------------------|--------|-----|---------------|------------------------------------------------------------------------------|
| Operating temperature                 | Тор    | -20 | 70            | ${}^{\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ |
| Storage temperature                   | Tst    | -30 | 80            | $^{\circ}\!C$                                                                |
| Humidity                              | RH     | -   | 90%(Max 60°C) | RH                                                                           |

Note: Absolute maximum ratings means the product can withstand short-term, not more than 120 hours. If the product is a long time to withstand these conditions, the life time would be shorter.

# 4、ELECTRICAL CHARACTERISTICS(DC CHARACTERISTICS)

| Parameter of DC characteristics | Symbol | Min. | Тур. | Max. | Unit |
|---------------------------------|--------|------|------|------|------|
| PCB operating voltage           | VCC5V  | -    | 5.0  | -    | V    |
| LCD I/O operating voltage       | VDD    | 3.0  | 3.3  | 3.6  | V    |
| Input voltage 'H' level         | VIH    | 2    | -    | 3.6  | V    |
| Input voltage 'L' level         | VIL    | -0.3 | -    | 0.8  | V    |
| Output voltage 'H' level        | VOH    | 2.4  | -    | -    | V    |
| Output voltage 'L' level        | VOL    | -    | -    | 0.4  | V    |

### 5 SACKLIGHT CHARACTERISTICS

| Item of backlight characteristics | Symbol | Min. | Тур.            | Max. | Unit  | Remark |
|-----------------------------------|--------|------|-----------------|------|-------|--------|
| Forward Voltage                   | Vf     | 8.7  | 9.3             | 9.9  | V     | Note1  |
| Forward Current                   | If     | -    | 140             | -    | mA    | -      |
| Number of LED                     | -      | -    | 3*7=21          | -    | Piece | -      |
| LED Connection mode               | P/S    | -    | Serial/Parallel | -    | -     | -      |
| Lifetime of LED                   | -      | -    | 10000           | -    | hour  | Note2  |

#### Note:

- Note1: The LED Supply Voltage is defined by the number of LED at Ta=25°C and If=140mA.
- Note2: The LED lifetime define as the estimated time to 50% degradation of initial luminous. The LED lifetime could be decreased if operating If is larger than 140mA.
- ➤ Backlight circuit:



# 6. CTP CHARACTERISTICS

| Item of CTP characteristics | Specification              | Unit  | Remark |
|-----------------------------|----------------------------|-------|--------|
| Panel Type                  | Glass Cover + Glass Sensor | -     | -      |
| Resolution                  | $1024 \times 600$          | pixel | -      |
| Surface Hardness            | <i>≥6H</i>                 | -     | -      |
| Transparency                | >82%                       | -     | -      |
| Driver IC                   | -                          | -     | -      |
| Interface Type              | I2C                        | -     | -      |
| Support Points              | 5                          | -     | -      |
| Sampling Rate               | 20~100                     | Hz    | -      |
| Supply voltage              | 3.3                        | V     | -      |



### 7、ELECTRO-OPTICAL CHARACTERISTICS

| Item o<br>electro-op<br>character | otical      | Symbol        | Condition                        | Min. | Тур.  | Max. | Unit       | Remark         | Note |
|-----------------------------------|-------------|---------------|----------------------------------|------|-------|------|------------|----------------|------|
| Response                          | time        | Tr+Tf         | $\theta = 0$                     | -    | 25    | 40   | ms         | FIG 1.         | 4    |
| Contrast I                        | Ratio       | CR            | $\emptyset = 0$ $\emptyset = 0$  | -    | 400   | -    | -          | FIG 2.         | 1    |
| Luminance un                      | iformity    | <i>SWHITE</i> | Ta=25°C                          | _    | 80    | -    | %          | <i>FIG 2</i> . | 3    |
| Surface Lum                       | inance      | Lv            | 100 20 0                         | _    | 250   | _    | cd/m2      | <i>FIG 2</i> . | 2    |
|                                   | White       | White x       |                                  | _    | 0.302 | -    |            | FIG 2.         | 5    |
|                                   | rrnite      | White y       | $\theta=0$                       | _    | 0.338 | _    |            |                |      |
|                                   | $D \cdot I$ | Red x         |                                  | _    | 0.606 | _    |            |                |      |
| CIE(x, y)                         | Red         | Red y         |                                  | -    | 0.325 | -    |            |                |      |
| chromaticity                      | C           | Green x       | $\mathcal{D}=0$ $Ta=25^{\circ}C$ | -    | 0.303 | -    |            |                |      |
|                                   | Green       | Green y       | 14 23 6                          | -    | 0.567 | _    |            |                |      |
|                                   | D.I         | Blue x        |                                  | -    | 0.147 | -    |            |                |      |
|                                   | Blue        | Blue y        |                                  | -    | 0.161 | -    |            |                |      |
|                                   | Ø=90(1      | 2 o'clock)    |                                  | -    | 60    | -    | deg        |                |      |
| Viewing Ø=270(                    |             | (6 o'clock)   | CD > 10                          | -    | 70    | -    | deg<br>deg |                |      |
| angle range                       |             |               | <i>CR</i> ≥ 10                   | -    | 80    | -    |            | FIG 3.         | 6    |
|                                   | Ø=180(      |               |                                  | -    | 80    | -    | deg        |                |      |
| NTSC ratio                        |             | -             | -                                | -    | 50    | -    | %          | -              | -    |

**Note 1.** Contrast Ratio(CR) is defined mathematically by the following formula. For more information see FIG 2.:

 $Contrast\ Ratio(CR) = \frac{Average\ Surface\ Luminance\ with\ all\ white\ pixels(P1,P2,P3,P4,P5,P6,P7,P8,P9)}{Average\ Surface\ Luminance\ with\ all\ black\ pixels(P1,P2,P3,P4,P5,P6,P7,P8,P9)}$ 

**Note 2.** Surface luminance is the LCD surface from the surface with all pixels displaying white. For more information see FIG 2.

Lv=Average Surface Luminance with all white pixels (P1,P2,P3,P4,P5,P6,P7,P8,P9)

*Note 3.* The uniformity in surface luminance ( $\delta WHITE$ ) is determined by measuring

luminance at each test position 1 through 9, and then dividing the maximum luminance of 9 points luminance by minimum luminance of 9 points luminance. For more information see FIG 2.

$$\delta \text{WHITE} = \frac{Minimum \, Surface \, Luminance \, with \, all \, white \, pixels \, (P1, P2, P3, P4, P5, P6, P7, P8, P9)}{Maximum \, Surface \, Luminance \, with \, all \, white \, pixels \, (P1, P2, P3, P4, P5, P6, P7, P8, P9)}$$

**Note 4.** Response time is the time required for the display to transition from White to black(Rise Time, Tr) and from black to white(Decay Time, Tf). For additional information see FIG 1.

**Note 5.** CIE (x, y) chromaticity, The x,y value is determined by screen active area position 5. For more information see FIG 2.

**Note 6.** Viewing angle is the angle at which the contrast ratio is greater than a specific value. For TFT module, the specific value of contrast ratio is 10. The angles are determined for the horizontal or x axis and the vertical or y axis with respect to the z axis which is normal to the LCD surface. For more information see FIG 3.

**Note 7.** For Viewing angle and response time testing, the testing data is base on Autronic-Melchers's ConoScope. Series Instruments. For contrast ratio, Surface Luminance, Luminance uniformity and CIE, the testing data is base on BM-7 photo detector.

**Note 8.** For TN type TFT transmissive module, Gray scale reverse occurs in the direction of panel viewing angle.

# FIG.1. The definition of Response Time





# FIG.2. Measuring method for Contrast ratio, surface luminance, Luminance uniformity,

## CIE(x, y) chromaticity

A: H/6; B: V/6;

H,V: Active Area(AA) size

Measurement instrument: BM-7; Light spot size=5mm, 350mm distance from the LCD surface to detector lens.



FIG.3. The definition of viewing angle





# **8.** INTERFACE DESCRIPTION

# 8.1, J1 Interface Description (SPI interface)

| NO. | Symbol   | I/O          | DESCRIPTION                                                                 |
|-----|----------|--------------|-----------------------------------------------------------------------------|
| 1~2 | VCC5V    | Power supply | Module Power supply (5V Typ.)                                               |
| 3~4 | GND      | Power supply | Power ground                                                                |
| 5   | LCD_CS   | I            | Chip Select pin for 3-wire or 4-wire serial I/F.                            |
| 6   | LCD_MOSI | I            | Data input pin of 4-wire SPI I/F.                                           |
| 7   | LCD_SCLK | I            | Clock of 3-wire or 4-wire serial I/F.                                       |
| 8   | LCD_INT  | 0            | The interrupt output for host to indicate the status.                       |
| 9   | LCD_RST  | I            | This is an active low Reset pin for LCD.                                    |
| 10  | LCD_MISO | 0            | Data output pin of 4-wire SPI I/F. Bi-direction data pin of 3-wire SPI I/F. |
| 11  | CTP_INT  | 0            | CTP External interrupt to the host                                          |
| 12  | CTP_SCL  | I            | CTP I2C clock input                                                         |
| 13  | CTP_SDA  | I/O          | CTP I2C data input and output                                               |
| 14  | CTP_RST  | I            | CTP external reset signal, Low is active                                    |
| 15  | NC       | -            | No connection                                                               |
| 16  | GND      | Power supply | Power ground                                                                |
| 17  | NC       | -            | No connection                                                               |
| 18  | NC       | -            | No connection                                                               |
| 19  | NC       | -            | No connection                                                               |
| 20  | GND      | Power supply | Power ground                                                                |



# 8.2, J2&J3 Interface Description (8080/6800 interface)

| NO.   | Symbol         | I/O          | DESCRIPTION                                                                                                     |
|-------|----------------|--------------|-----------------------------------------------------------------------------------------------------------------|
| 1     | LCD_CS         | I            | Chip select                                                                                                     |
| 2     | LCD_RS         | I            | Data/Command select                                                                                             |
| 3     | LCD_WR         | I            | Write strobe signal                                                                                             |
| 4     | LCD_RD         | I            | Read strobe signal                                                                                              |
| 5     | LCD_RST        | I            | LCD RESET signal, Low is active                                                                                 |
| 6~21  | LCD_D0~LCD_D15 | I/O          | Data bus (D0: LSB; D15: MSB)                                                                                    |
| 22    | GND            | Power supply | Power ground                                                                                                    |
| 23~25 | NC             | -            | No connection                                                                                                   |
| 26~27 | GND            | Power supply | Power ground                                                                                                    |
| 28    | VCC5V          | Power supply | Module Power input (5V Typ.)                                                                                    |
| 29    | NC             | -            | No connection                                                                                                   |
| 30    | CTP_SDA        | I/O          | CTP I2C data input and output                                                                                   |
| 31    | CTP_INT        | I            | CTP External interrupt to the host                                                                              |
| 32    | NC             | -            | No connection                                                                                                   |
| 33    | CTP_RST        | I            | CTP external reset signal, Low is active                                                                        |
| 34    | CTP_SCL        | I            | CTP I2C clock input                                                                                             |
| 35    | LCD_WAIT       | 0            | When high, it indicates that the LCD is ready to transfer data; when low, then microprocessor is in wait state. |
| 36    | LCD_INT        | 0            | The interrupt output for host to indicate the status.                                                           |
| 37    | NC             | -            | No connection                                                                                                   |
| 38    | NC             | -            | No connection                                                                                                   |
| 39    | NC             | -            | No connection                                                                                                   |
| 40    | NC             | -            | No connection                                                                                                   |



# 8.3, J4 Interface Description (SPI Flash burning interface)

| NO.  | Symbol  | I/O          | DESCRIPTION                                 |  |  |  |
|------|---------|--------------|---------------------------------------------|--|--|--|
| 1    | SF_CLK  | I            | Serial Clock Input                          |  |  |  |
| 2    | SF_DI   | I            | Data Input                                  |  |  |  |
| 3    | SF_DO   | О            | Data output                                 |  |  |  |
| 4    | SF_CS   | I            | Chip Select Input                           |  |  |  |
| 5    | LCD_RST | I            | LCD RESET signal. This pin must be pull low |  |  |  |
| 6    | GND     | Power supply | Power ground                                |  |  |  |
| 7    | NC      | -            | No connection                               |  |  |  |
| 8    | NC      | -            | No connection                               |  |  |  |
| 9~10 | 3.3V    | Power supply | Power supply for the SPI Flash (3.3V Typ.)  |  |  |  |

### 9, INPUT TIMING

#### 9.1 , 3-wire SPI Interface



### Status Register Read:

- 1. Host drive SCS#(Low) and SCLK (SPI Clock).
- 2. Host drive A0(Low), then drive RW#(High).
- 3. The Driver IC will drive the Data of Status Register ( $b7 \sim b0$ ) at 9th  $\sim 16$ th Clock. Then Host will get the content of Status Register.

#### Write Register's Address:

- 1. Host drive SCS#(Low) and SCLK.
- 2. Host drive A0(Low), then drive RW#(Low).
- 3. Host drive the Register's Address ( $b0 \sim b7$ ) at 9th  $\sim 16$ th Clock to The Driver IC.

#### Write Data to Register or Memory:

- 1. Host drive SCS#(Low) and SCLK.
- 2. Host drive A0(High), then drive RW#(Low).
- 3. Host drive the Data at 9th ~ 16th Clock to The Driver IC. i.e. Data will be stored in Register or Memory.

#### Read Register's Data:

- 1. Host drive SCS#(Low) and SCLK.
- 2. Host drive A0(High), then drive RW#(High).
- 3. The Driver IC will drive the Data of Register at 9th  $\sim$  16th Clock. Then Host will get the content of Register.

#### 9.2, 4-wire SPI Interface



4-Wire SPI Interface Write Timing

When Host drive A0(Low) and RW#(Low), that's means Host write Register's Address. When Host drive A0(High), then RW#(Low) that's means Host write data to Register or Display RAM.

The following Timing diagram is the Read Cycle of 4-Wires SPI. When Host drive A0(Low) and RW#(High), that's means Host want to read the data of Status Register. The Driver IC will drive the Data of Status Register ( $b7 \sim b0$ ) at  $9th \sim 16th$  Clock. Then Host will get the data of Status Register. When Host drive A0(High), then RW#(High) that's means Host want to read the data of Command Register. The Driver IC will drive the Data of Command Register ( $b7 \sim b0$ ) at  $9th \sim 16th$  Clock for Host. Of course, Host will get the content of Command Register.



4-Wire SPI Interface Read Timing

#### 9.3, 8080/6800 Interface

#### 9.3.1 8080 Parallel Interface



8080 Parallel Mode Interface Timing

The WAIT# signal is used to indicate The Driver IC is ready to transfer data or not. If WAIT# signal did not connect, then the Host access cycle time has to length than five CCLK clocks to avoid access fail. If the Host's Reset signal is active low, then it can connect to RST# of The Driver IC. Of course, the RST# can also control by the I/O pin of host, or connect a RC circuit to generate a low pulse. However, either way to confirm RST#'s active cycle has to keep at least 256 system clock cycle. While using The Driver IC, Host should first confirm the state register bit1, to know whether the The Driver IC in the standard operating state.

| O                      | -                       | Rating |                 | 11   | 44. 5                          |  |
|------------------------|-------------------------|--------|-----------------|------|--------------------------------|--|
| Symbol                 | Parameter               | Min.   | Max.            | Unit | Note                           |  |
| T <sub>CYC8</sub>      | Cycle Time              | 50     | 441             | ns   |                                |  |
| Тссв                   | Strobe Pulse Width      | 20     | . <del></del> . | ns   |                                |  |
| T <sub>AS8</sub>       | Address Setup Time      | 0      | 249             | ns   |                                |  |
| Taha Address Hold Time |                         | 10     | 421<br>421      | ns   | tc is one system clock period: |  |
| T <sub>DS8</sub>       | Data Setup Time         | 20     | -               | ns   | tc = 1/SYS_CLK                 |  |
| Трнв                   | Data Hold Time          | 10     | 229             | ns   |                                |  |
| T <sub>ACC8</sub>      | Data Output Access Time | 0      | 20              | ns   | ]                              |  |
| Тонв                   | Data Output Hold Time   | 0      | 20              | ns   |                                |  |

8080 Parallel Mode Interface Timing Parameter

### 9.3.2 6800 Parallel Interface



6800 Parallel Mode Interface Timing

| Symbol            | Parameter               | Ra        | ting          | I I m th | (N. A.                         |  |
|-------------------|-------------------------|-----------|---------------|----------|--------------------------------|--|
|                   | Parameter               | Min. Max. |               | Unit     | Note                           |  |
| Тсусб             | Cycle Time              | 50        | : <del></del> | ns       | 48                             |  |
| T <sub>EW</sub>   | Strobe Pulse Width      | 20        | 6 <u>28</u>   | ns       |                                |  |
| T <sub>AW6</sub>  | Address Setup Time      | 0         | 6577          | ns       |                                |  |
| Тан6              | Address Hold Time       | 10        |               | ns       | tc is one system clock period: |  |
| T <sub>DS6</sub>  | Data Setup Time         | 20        | 122           | ns       | tc = 1/SYS_CLK                 |  |
| T <sub>DH6</sub>  | Data Hold Time          | 10        | -             | ns       | 1                              |  |
| T <sub>ACC6</sub> | Data Output Access Time | 0         | 20            | ns       |                                |  |
| Тоне              | Data Output Hold Time   | 0         | 20            | ns       |                                |  |

6800 Parallel Mode Interface Timing Parameter

### 10 RELIABILITY TEST CONDITIONS

| No. | Test Item                  | Test Condition                                |
|-----|----------------------------|-----------------------------------------------|
| 1   | High Temperature Storage   | 80°C/120 hours                                |
| 2   | Low Temperature Storage    | -30°C/120 hours                               |
| 3   | High Temperature Operating | 70°C/120 hours                                |
| 4   | Low Temperature Operating  | -20°C/120 hours                               |
| 5   | Temperature Cycle Storage  | -20°C(30min.)~25(5min.)~70°C(30min.)×10cycles |

### A. Inspection after test:

Inspection after 2~4 hours storage at room temperature, the sample shall be free from defects:

- ➤ Air bubble in the LCD;
- > Sealleak;
- ➤ Non-display;
- Missing segments;
- ➤ Glass crack;
- Current is twice higher than initial value.

#### B. Remark:

- The test samples should be applied to only one test item.
- > Sample size for each test item is  $5\sim10pcs$ .
- Failure Judgment Criterion: Basic Specification, Electrical Characteristic, Mechanical Characteristic, Optical Characteristic.

#### 11 \ INSPECTION CRITERION

This specification is made to be used as the standard of acceptance/rejection criteria for TFT-LCD/IPS TFT-LCD module product, and this specification is applicable only in the case that the size of module equal to or exceed than 3.5 inch.

#### 11.1 Sample plan

Sampling plan according to GB/T2828.1-2003/ISO 2859-1: 1999 and ANSI/ASQC Z1.4-1993,normal level 2 and based on:

Major defect: AQL 0.65

Minor defect: AQL 1.5

#### 11.2 Inspection condition

Viewing distance for cosmetic inspection is about 30cm with bare eyes, and under an environment of  $20\sim40W$  light intensity, all directions for inspecting the sample should be within 45° against perpendicular line. (Normal temperature  $20\sim25$ ° Cand normal humidity 60°  $\pm15\%$ RH)

# 11.3 Definition of Inspection Item.

# A. Definition of inspection zone in LCD.



Zone A: character/Digit area

Zone B: viewing area except Zone A (Zone A + Zone B = minimum Viewing area)

Zone C: Outside viewing area (invisible area after assembly in customer's product)

Fig. 1 Inspection zones in an LCD

Note: As a general rule, visual defects in Zone C are permissible, when it is no trouble for quality and assembly of customer's product.

# **B**. Definition of some visual defect

|            | Because of losing all or part function, bad pixel dots appear bright and the |
|------------|------------------------------------------------------------------------------|
| Bright dot | size is more than 50% of one dot in which LCD panel is displaying under      |
|            | black pattern.                                                               |
|            | Dots appear dark and unchanged in size in which LCD panel is displaying      |
| Dark dot   | under pure red, green, blue picture, or pure whiter picture.                 |

# 11.4 Major Defect

| Item No. | Items to be        | Inspection standard                                                                                                                                                                                                                | Classification<br>of defects |
|----------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| 1        | Functional defects | <ol> <li>No display</li> <li>Display abnormally</li> <li>Missing vertical, horizontal segment</li> <li>Short circuit</li> <li>Excess power consumption</li> <li>Backlight no lighting, flickering and abnormal lighting</li> </ol> | major                        |
| 2        | Missing            | Missing component                                                                                                                                                                                                                  |                              |
| 3        | Outline dimension  | Overall outline dimension beyond the drawing is not allowed                                                                                                                                                                        |                              |



# 11.5 Minor Defect

| Item No. | Items to be                       | Inspection standard                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                             |                    |            |                                                        |    | Classification of defects |
|----------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------|------------|--------------------------------------------------------|----|---------------------------|
| 1        | Bright dot<br>/dark dot<br>defect | Bright pixel dot Dark pixel dot 2bright dots adjace 2dark dots adjace Total bright and dots Note: Minimum distace Pixel dots' function is material and other re-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | cent cent dark unce between | 1 4 0 0 5 en defec | ht dots ca | >10.1"   3   4   0   0   7                             | gn | Minor                     |
| 2        | Dot defect                        | Zone $Size(mm)$ $\Phi \leq 0.2$ $0.2 < \Phi \leq 0.5$ $\Phi > 0.5$ Note: 1. Minimum distance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3.5"~7" Acceptab  4 0       | 4 5                |            | 3 1" >10.1" C able Acceptable 6 0 s is more than 5 mm; |    | Minor                     |
| 3        | Linear<br>defect                  | Zone         Acceptable Qty           Size (mm) $A+B$ Length         Width $3.5"\sim7"$ $7\sim10.1"$ $>10.1"$ C           Ignore $W \le 0.05$ Acceptable         Acceptable         Acceptable         Acceptable $L \le 5.0$ $0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 < 0.05 <$ |                             |                    |            | Minor                                                  |    |                           |



| 4 | Polarizer<br>defect       | 5.4.1 Pola (i) Shiftin dimension (ii) Incor allowed. 5.4.2 Dirt Dirt which 5.4.3 Pola  Size(mm, | Minor                                      |                                                                                                                                                                                                                          |              |            |            |  |  |
|---|---------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|------------|--|--|
|   |                           | or in the operating (ii) If the polarizer                                                       |                                            | scratch can be seen after cover assemble condition, judge by the linear defect of scratch can be seen only in non-oper special angle, judge by the following:  Acceptable $Qty$ $A+B$ $3.5"\sim7"$ $7\sim10.1"$ $>10.1"$ |              |            | of 5.3.    |  |  |
|   |                           | <i>Ignore</i> 1.0 < L  ≤5.0                                                                     | <i>W</i> ≤0.05<br>0.05 <<br><i>W</i> ≤0.20 | Acceptable                                                                                                                                                                                                               | Acceptable 5 | Acceptable | Acceptable |  |  |
| 5 | MURA                      | L>5.0 $W>0.2$ 0 0 0 0 $C$ Using 3% ND filter, it's NG if it can be seen in R,G,B picture.       |                                            |                                                                                                                                                                                                                          |              |            |            |  |  |
| J | White/Black<br>dot (MURA) | V:<br>0.13                                                                                      | Minor                                      |                                                                                                                                                                                                                          |              |            |            |  |  |







# 11.6 Module Cosmetic Criteria

| Item<br>No. | Items to be inspected                | Items to be Inspection Standard                                                                                                  |                            |  |  |
|-------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--|
| 1           | Difference in Spec.                  | Not allowable                                                                                                                    | <b>of defects</b><br>Major |  |  |
| 2           | Pattern peeling                      | No substrate pattern peeling and floating                                                                                        | Major                      |  |  |
|             |                                      | No soldering missing                                                                                                             | Major                      |  |  |
| 3           | Soldering defects                    | No soldering bridge                                                                                                              | Major                      |  |  |
|             |                                      | No cold soldering                                                                                                                | Minor                      |  |  |
| 4           | Resist flaw on PCB                   | Visible copper foil ( $\Phi 0.5$ mm or more) on substrate pattern is not allowed                                                 | Minor                      |  |  |
| 5           | FPC gold finger                      | No dirt, breaking, oxidation lead to black                                                                                       | Major                      |  |  |
| 6           | Backlight plastic frame              | No deformation, crack, breaking, backlight positioning column breaking, obvious nick.                                            | Minor                      |  |  |
| 7           | Marking printing effect              | No dark marking, incomplete, deformation lead to unable to judge                                                                 | Minor                      |  |  |
| 8           | Accretion of metallic Foreign matter | No accretion of metallic foreign matter (Not exceed Φ0.2mm)                                                                      | Minor                      |  |  |
| 9           | Stain                                | No stain to spoil cosmetic badly                                                                                                 | Minor                      |  |  |
| 10          | Plate discoloring                    | No plate fading, rusting and discoloring                                                                                         | Minor                      |  |  |
|             | 1. Lead parts                        | a. Soldering side of PCB Solder to form a 'Filet' all around the lead. Solder should not hide the lead form perfectly.           | Minor                      |  |  |
|             |                                      | b. Components side(In case of 'Through Hole PCB') Solder to reach the Components side of PCB.                                    | Minor                      |  |  |
| 11          | 2. Flat packages                     | Either 'Toe'(A) or 'Seal'(B)of the lead to be covered by "Filet".  Lead form to be assume over Solder.                           | Minor                      |  |  |
|             | 3. Chips                             | (3/2) H ≥h ≥(1/2) H  \$\int_h \hat{\hat{\pm}}\$H                                                                                 | Minor                      |  |  |
|             | 4. Solder ball/Solder splash         | a. The spacing between solder ball and the conductor or solder pad $h \ge 0.13$ mm. The diameter of solder ball $d \le 0.15$ mm. | Minor                      |  |  |
|             |                                      | b. The quantity of solder balls or solder splashes isn't beyond 5 in 600 mm2.                                                    | Minor                      |  |  |
|             |                                      | c. Solder balls/Solder splashes do not violate minimum electrical clearance.                                                     | Major                      |  |  |