

### Description

The µPD424256 is a fast-page dynamic RAM organized as 262,144 words by 4 bits and designed to operate from a single +5-volt power supply. Advanced polycide technology using trench capacitors minimizes silicon area and provides high storage cell capacity, high performance, and high reliability. A single-transistor dynamic storage cell and advanced CMOS circuitry throughout ensure minimum power dissipation, while an on-chip circuit generates the negative-voltage substrate bias automatically and transparently.

The three-state I/O pins are controlled by CAS independent of RAS. After a valid read or read-modify-write cycle, data is held on the outputs by maintaining CAS low. The data outputs are returned to high impedance by returning CAS high. Fast-page read and write cycles can be executed by cycling CAS.

Refreshing may be accomplished by means of a CAS before RAS cycle whereby the refresh addresses are internally generated. Refreshing may also be accomplished by means of RAS-only refresh cycles or by normal read or write cycles on the 512 address combinations of A<sub>0</sub> through A<sub>8</sub> during an 8-ms refresh period (64 ms for -L versions).

#### **Features**

- 262,144-word by 4-bit organization
- Single +5-volt power supply
- □ Fast-page option
- Low power available in -L version
- CAS before RAS internal refreshing
- Multiplexed address inputs
- On-chip substrate bias generator
- Nonlatched, three-state I/O
- TTL-compatible inputs and outputs
- □ High-density 20-pin DIP, 26/20-pin SOJ, 20-pin ZIP, or 24/20-pin TSOP plastic packaging

## Pin Configurations

### 20-Pin Plastic DIP



#### 26/20-Pin Plastic SOJ



#### 20-Pin Plastic ZIP



60069-1

4B - 1



### Pin Configurations (cont)

### 24/20-Pin Plastic TSOP (Normal Pinouts)



## 24/20-Pin Plastic TSOP (Reverse Pinouts)



#### Pin Identification

| Function                |
|-------------------------|
| Address inputs          |
| Data inputs and outputs |
| Column address strobe   |
| Output enable           |
| Row address strobe      |
| Write enable            |
| Ground                  |
| + 5-volt power supply   |
| No connection           |
|                         |

#### **Absolute Maximum Ratings**

| Voltage on any pin relative to GND      | -1.0 to +7.0 V |
|-----------------------------------------|----------------|
| Operating temperature, T <sub>OPR</sub> | 0 to +70°C     |
| Storage temperature, T <sub>STG</sub>   | -55 to + 125°C |
| Short-circuit output current, IOS       | 50 mA          |
| Power dissipation, P <sub>D</sub>       | 1.0 W          |

Exposure to Absolute Maximum Ratings for extended periods may affect device reliability; exceeding the ratings could cause permanent damage. The device should be operated within the limits specified under DC and AC Characteristics.

## **Recommended Operating Conditions**

| Parameter           | Symbol          | Min  | Тур | Max                   | UnitpataSh |
|---------------------|-----------------|------|-----|-----------------------|------------|
| Input voltage, high | V <sub>IH</sub> | 2.4  |     | V <sub>CC</sub> + 1.0 | V          |
| Input voltage, low  | V <sub>IL</sub> | -1.0 |     | 0.8                   | V          |
| Supply voltage      | Vcc             | 4.5  | 5.0 | 5.5                   | V          |
| Ambient temperature | TA              | 0    |     | 70                    | ဇင         |

### Capacitance

 $T_A = 25^{\circ}C$ ; f = 1 MHz

| Parameter                | Symbol          | Max | Unit | Pins Under Test  |
|--------------------------|-----------------|-----|------|------------------|
| Input capacitance        | C <sub>I1</sub> | 5   | рF   | Address          |
|                          | C <sup>15</sup> | 7   | pF   | RAS, CAS, WE, OE |
| Input/output capacitance | CIO             | 7   | рF   | 1/0              |

4B-2

DataSheet4U.com



| Ordorina   | Information |   |
|------------|-------------|---|
| Order IIId | unioi manon | ı |

| Part Number      | RAS Access Time (max) | R/W Cycle<br>Time (max) | Fast-Page<br>Cycle (max) | Refresh<br>Period      | Standby<br>Current (min) | Package                | _ |
|------------------|-----------------------|-------------------------|--------------------------|------------------------|--------------------------|------------------------|---|
| μPD424256C-60    | 60 ns                 | 120 ns                  | 40 ns                    | 8 ms                   | 1 mA                     | 20-pin plastic DIP     |   |
| C-70             | 70 ns                 | 130 ns                  | 45 ns                    |                        |                          |                        |   |
| C-80             | 80 ns                 | 160 ns                  | 50 ns                    |                        |                          |                        |   |
| C-10             | 100 ns                | 190 ns                  | 60 ns                    |                        |                          | _                      |   |
| μPD424256C-60L   | 60 ns                 | 120 ns                  | 40 ns                    | 64 ms                  | 200 μA                   |                        |   |
| C-70L            | 70 ns                 | 130 ns                  | 45 ns                    | _                      |                          |                        |   |
| C-80L            | 80 ns                 | 160 ns                  | 50 ns                    | _                      |                          |                        |   |
| aSheet4U.conoL   | 100 ns                | 190 ns                  | 60 ns                    |                        |                          |                        | _ |
| μPD424256LA-60   | 60 ns                 | 120 ns                  | 40 ns                    | 8 ms                   | 1 mA                     | 26/20-pin plastic SOJ  |   |
| LA-70            | 70 ns                 | 130 ns                  | 45 ns                    |                        |                          |                        |   |
| LA-80            | 80 ns                 | 160 ns                  | 50 ns                    |                        |                          |                        |   |
| LA-10            | 100 ns                | 190 ns                  | 60 ns                    |                        |                          |                        |   |
| μPD424256LA-60L  | 60 ns                 | 120 ns                  | 40 ns                    | 64 ms                  | 200 μΑ                   | _                      |   |
| LA-70L           | 70 ns                 | 130 ns                  | 45 ns                    |                        |                          |                        |   |
| LA-80L           | 80 ns                 | 160 ns                  | 50 ns                    |                        |                          |                        |   |
| LA-10L           | 100 ns                | 190 ns                  | 60 ns                    |                        |                          |                        | _ |
| μPD424256V-60    | 60 ns                 | 120 ns                  | 40 ns                    | 8 ms                   | 1 mA                     | 20-pin plastic ZIP     | _ |
| V-70             | 70 ns                 | 130 ns                  | 45 ns                    |                        |                          |                        |   |
| V-80             | 80 ns                 | 160 ns                  | 50 ns                    |                        |                          |                        |   |
| V-10             | 100 ns                | 190 ns                  | 60 ns                    | ·                      |                          |                        |   |
| μPD424256V-60L   | 60 ns                 | 120 ns                  | DataSheet4U              | J.com <sub>64 ms</sub> | 200 μΑ                   |                        | D |
| V-70L            | 70 ns                 | 130 ns                  | 45 ns                    |                        |                          |                        |   |
| V-80L            | 80 ns                 | 160 ns                  | 50 ns                    | •                      |                          |                        |   |
| V-10L            | 100 ns                | 190 ns                  | 60 ns                    | ·<br>                  |                          |                        |   |
| μPD424256GX-60   | 60 ns                 | 120 ns                  | 40 ns                    | 8 ms                   | 1 mA                     | 24/20-pin plastic TSOP | • |
| GX-70            | 70 ns                 | 130 ns                  | 45 ns                    | •                      |                          | (normal leads)         |   |
| GX-80            | 80 ns                 | 160 ns                  | 50 ns                    | •                      |                          |                        |   |
| GX-10            | 100 ns                | 190 ns                  | 60 ns                    |                        |                          |                        |   |
| μPD424256GX-60L  | 60 ns                 | 120 ns                  | 40 ns                    | 64 ms                  | 200 μΑ                   |                        |   |
| GX-70L           | 70 ns                 | 130 ns                  | 45 ns                    | •                      |                          |                        |   |
| GX-80L           | 80 ns                 | 160 ns                  | 50 ns                    | •                      |                          |                        |   |
| GX-10L           | 100 ns                | 190 ns                  | 60 ns                    | •                      |                          |                        | _ |
| μPD424256GXM-60  | 60 ns                 | 120 ns                  | 40 ns                    | 8 ms                   | 1 mA                     | 24/20-pin plastic TSOP | - |
| GXM-70           | 70 ns                 | 130 ns                  | 45 ns                    | •                      |                          | (reverse bent leads)   |   |
| GXM-80           | 80 ns                 | 160 ns                  | 50 ns                    | •                      |                          |                        |   |
| GXM-10           | 100 ns                | 190 ns                  | 60 ns                    | •                      |                          |                        |   |
| μPD424256GXM-60L |                       | 120 ns                  | 40 ns                    | 64 ms                  | 200 μΑ                   | _                      |   |
| GXM-70L          |                       | 130 ns                  | 45 ns                    | -                      |                          |                        |   |
| GXM-80L          |                       | 160 ns                  | 50 ns                    | -                      |                          |                        |   |
| GXM-10L          |                       | 190 ns                  | 60 ns                    | -                      |                          |                        |   |

4B-3

www.DataSheet4U.com



## **Block Diagram**



et4U.com

## **DC Characteristics**

DataSheet4U.com

| Parameter              | Symbol            | Min | Тур | Max | Unit | Test Conditions                                            |
|------------------------|-------------------|-----|-----|-----|------|------------------------------------------------------------|
| Standby current        | lc C2             |     |     | 2.0 | mA   | RAS = CAS = V <sub>IH</sub>                                |
|                        |                   |     |     | 1.0 | mA   | RAS = CAS ≥ V <sub>CC</sub> - 0.2 V                        |
| Input leakage current  | l <sub>l(L)</sub> | -10 |     | 10  | μΑ   | $V_{IN} = 0$ to 5.5 V; all other pins not under test = 0 V |
| Output leakage current | I <sub>O(L)</sub> | -10 |     | 10  | μΑ   | D <sub>OUT</sub> disabled; V <sub>OUT</sub> = 0 to 5.5 V   |
| Output voltage, low    | VoL               |     |     | 0.4 | ٧    | i <sub>OL</sub> = 4.2 mA                                   |
| Output voltage, high   | V <sub>OH</sub>   | 2.4 |     |     | ν    | I <sub>OH</sub> = −5 mA                                    |

4B-4

DataSheet4U.com

www.DataSheet4U.com

DataShe



### **AC Characteristics**

 $T_A = 0 \text{ to } +70 \,^{\circ}\text{C}; V_{CC} = +5.0V \pm 10\%$ 

|                                                                |                  |     | 60     |     | 70      |                     | 80      |     | 10     |        |                                                                                            |
|----------------------------------------------------------------|------------------|-----|--------|-----|---------|---------------------|---------|-----|--------|--------|--------------------------------------------------------------------------------------------|
| Parameter                                                      | Symbol           | Min | Max    | Min | Max     | Min                 | Max     | Min | Max    | Unit   | Test Conditions                                                                            |
| Operating current, average                                     | l <sub>CC1</sub> |     | 90     |     | 80      |                     | 70      |     | 60     | mA     | $\overline{RAS}$ and $\overline{CAS}$ cycling;<br>$t_{RC} = t_{RC}$ min; (Note 5)          |
| Operating current,<br>RAS-only refresh<br>cycle, average       | loca             |     | 90     |     | 80      |                     | 70      |     | 60     | mA     | RAS cycling; CAS = V <sub>IH</sub> ; t <sub>RC</sub> = t <sub>RC</sub> min; (Note 5)       |
| Operating current,<br>fast-page cycle,<br>average              | lcc4             |     | 80     |     | 70      |                     | 60      |     | 50     | mA     | RAS = V <sub>IL</sub> ; CAS<br>cycling; tp <sub>C</sub> = tp <sub>C</sub> min;<br>(Note 5) |
| Operating current,<br>CAS before RAS<br>refresh cycle, average | lcc5             |     | 90     |     | 80      |                     | 70      |     | 60     | mA     | RAS cycling; CAS = V <sub>IL</sub> ; t <sub>RC</sub> = t <sub>RC</sub> min; (Note 5)       |
| Access time from column address                                | t <sub>AA</sub>  |     | 30     |     | 35      |                     | 45      |     | 50     | ns     | (Notes 7, 10, 13)                                                                          |
| Access time from CAS precharge (rising edge)                   | <sup>t</sup> ACP |     | 35     |     | 40      |                     | 45      |     | 55     | ns<br> | (Notes 7, 13)                                                                              |
| Column address hold<br>time referenced to<br>RAS               | t <sub>AR</sub>  | N/A |        | N/A |         | 60                  |         | 70  |        | ns     |                                                                                            |
| Column address<br>setup time                                   | t <sub>ASC</sub> | 0   |        | 0   |         | 0                   | 20      | 0   | 20     | ns     | (Note 13)                                                                                  |
| Row address setup                                              | t <sub>ASR</sub> | 0   |        | 0   |         | 0                   |         | 0   |        | ns     |                                                                                            |
| Column address to<br>WE delay time                             | <sup>t</sup> AWD | 50  |        | 55  | DataShe | <b>70</b><br>et4U.c | om      | 80  |        | ns     | (Note 18)                                                                                  |
| Access time from CAS<br>(falling edge)                         | †CAC             |     | 20     |     | 20      |                     | 20      |     | 25     | ns     | (Notes 7, 9, 10, 13)                                                                       |
| Column address hold<br>time                                    | <sup>†</sup> CAH | 15  |        | 17  |         | 20                  |         | 20  |        | ns     |                                                                                            |
| CAS pulse width                                                | tCAS             | 20  | 10,000 | 20  | 10,000  | 20                  | 10,000  | 25  | 10,000 | ns     |                                                                                            |
| CAS hold time for<br>CAS before RAS<br>refresh cycle           | <sup>†</sup> CHR | 15  |        | 15  |         | 15                  |         | 20  |        | ns     |                                                                                            |
| CAS precharge time, fast-page cycle                            | t <sub>CP</sub>  | 10  |        | 10  | 15      | 10                  | 20      | 10  | 25     | ns     | (Note 13)                                                                                  |
| CAS precharge time,<br>nonpage cycle                           | <sup>t</sup> CPN | 10  |        | 10  |         | 10                  |         | 10  |        | ns     |                                                                                            |
| CAS to RAS<br>precharge time                                   | tCRP             | 10  |        | 10  |         | 10                  |         | 10  |        | ns     | (Note 14)                                                                                  |
| CAS hold time                                                  | tcsH             | 60  |        | 70  |         | 80                  |         | 100 |        | ns     |                                                                                            |
| CAS setup time for<br>CAS before RAS<br>refresh cycle          | tosa             | 10  |        | 10  |         | 10                  |         | 10  |        | ns     |                                                                                            |
| CAS to WE delay                                                | tcWD             | 40  |        | 40  |         | 45                  |         | 55  |        | ns     | (Note 18)                                                                                  |
| Write command to CAS lead time                                 | towL             | 15  |        | 15  |         | 20                  | <u></u> | 20  |        | ns     |                                                                                            |
| Data-in hold time                                              | t <sub>DH</sub>  | 15  |        | 15  |         | 20                  |         | 20  |        | ns     | (Note 17)                                                                                  |

4B-5 -

www.DataSheet4U.com



# **AC Characteristics (cont)**

|                                                          |                   |     | -60     |                 | -70                   |                    | -80     |     | -10     |      |                                                                      |
|----------------------------------------------------------|-------------------|-----|---------|-----------------|-----------------------|--------------------|---------|-----|---------|------|----------------------------------------------------------------------|
| Parameter                                                | Symbol            | Min | Max     | Min             | Max                   | Min                | Max     | Min | Max     | Unit | Test Conditions                                                      |
| Data-in hold time<br>referenced to RAS                   | <sup>t</sup> DHR  | N/A |         | N/A             |                       | 60                 |         | 70  |         | ns   |                                                                      |
| Data-in setup time                                       | t <sub>DS</sub>   | 0   |         | 0               |                       | 0                  |         | 0   |         | ns   | (Note 17)                                                            |
| Access time from OE                                      | <sup>t</sup> OEA  |     | 20      |                 | 20                    |                    | 20      |     | 25      | ns   |                                                                      |
| OE data delay time                                       | toED              | 15  |         | 15              |                       | 20                 |         | 25  |         | ns   |                                                                      |
| OE command hold time                                     | <sup>t</sup> OEH  | 0   |         | 0               |                       | 0                  |         | 0   |         | ns   |                                                                      |
| OE to RAS inactive setup time                            | toes              | 0   |         | 0               |                       | 0                  |         | 0   |         | ns   |                                                                      |
| Output turnoff delay from OE                             | t <sub>OEZ</sub>  | 0   | 15      | 0               | 15                    | 0                  | 20      | 0   | 25      | ns   | (Note 11)                                                            |
| Output buffer turnoff delay                              | toff              | 0   | 15      | 0               | 15                    | 0                  | 20      | 0   | 25      | ns   | (Note 11)                                                            |
| Fast-page cycle time                                     | t <sub>PC</sub>   | 40  |         | 45              |                       | 50                 |         | 60  |         | ns   | (Note 6)                                                             |
| Fast-page read-write cycle time                          | t <sub>PRWC</sub> | 85  |         | 90              |                       | 105                |         | 125 |         | ns   |                                                                      |
| Access time from RAS                                     | tRAC              |     | 60      |                 | 70                    |                    | 80      |     | 100     | ns   | (Notes 7, 8)                                                         |
| RAS to column<br>address delay time                      | t <sub>RAD</sub>  | 15  | 30      | 15              | 35                    | 17                 | 35      | 17  | 50      | ns   | (Note 10)                                                            |
| Row address hold time                                    | t <sub>RAH</sub>  | 10  |         | 10              |                       | 12                 |         | 12  |         | ns   |                                                                      |
| Column address lead time referenced to RAS (rising edge) | <sup>t</sup> RAL  | 30  |         | <b>35</b><br>Da | ataSheet <sup>4</sup> | <b>45</b><br>4U.co | m       | 50  |         | ns   | 7                                                                    |
| RAS pulse width                                          | t <sub>RAS</sub>  | 60  | 10,000  | 70              | 10,000                | 80                 | 10,000  | 100 | 10,000  | ns   |                                                                      |
| RAS pulse width, fast-<br>page cycle                     | t <sub>RASP</sub> | 60  | 100,000 | 70              | 100,000               | 80                 | 100,000 | 100 | 100,000 | ns   |                                                                      |
| Random read or write cycle time                          | t <sub>RC</sub>   | 120 |         | 130             |                       | 160                |         | 190 |         | ns   | (Note 6)                                                             |
| RAS to CAS delay<br>time                                 | t <sub>RCD</sub>  | 20  | 40      | 20              | 50                    | 25                 | 60      | 25  | 75      | ns   | (Note 12)                                                            |
| Read command hold time referenced to CAS                 | t <sub>RCH</sub>  | 0   |         | 0               |                       | 0                  |         | 0   |         | ns   | (Note 15)                                                            |
| Read command setup time                                  | tRCS              | 0   |         | 0               |                       | 0                  |         | 0   |         | ns   |                                                                      |
| Refresh period                                           | t <sub>REF</sub>  |     | 8       |                 | 8                     |                    | 8       |     | 8       | ms   | Addresses A <sub>0</sub> - A <sub>8</sub> ;<br>64 ms for -L versions |
| RAS precharge time                                       | t <sub>RP</sub>   | 50  |         | 50              |                       | 70                 |         | 80  |         | ns   |                                                                      |
| RAS precharge CAS hold time                              | tRPC              | 10  |         | 10              |                       | 10                 |         | 10  |         | ns   |                                                                      |
| Read command hold<br>time referenced to<br>RAS           | t <sub>RRH</sub>  | 10  |         | 10              |                       | 10                 |         | 10  |         | ns   | (Note 15)                                                            |
| RAS hold time                                            | t <sub>RSH</sub>  | 20  |         | 20              |                       | 20                 |         | 25  |         | ns   |                                                                      |
| Read-write cycle time                                    | tRWC              | 165 |         | 175             |                       | 215                |         | 255 |         | ns   | (Note 6)                                                             |
|                                                          |                   |     |         | 90              |                       | 105                |         | 130 |         | ns   | (Note 18)                                                            |

4B-6

DataSheet4U.com www.DataSheet4U.com

DataShe



## **AC Characteristics (cont)**

|                                           |                  | _   | 60  | -   | 70       | -   | 80  | -   | 10  |      |                 |
|-------------------------------------------|------------------|-----|-----|-----|----------|-----|-----|-----|-----|------|-----------------|
| Parameter                                 | Symbol           | Min | Max | Min | Max      | Min | Max | Min | Max | Unit | Test Conditions |
| Write command to<br>RAS lead time         | t <sub>RWL</sub> | 20  |     | 20  |          | 25  |     | 30  |     | ns   |                 |
| Rise and fall<br>transition time          | t <sub>T</sub>   | 3   | 50  | 3   | 50       | 3   | 50  | 3   | 50  | ns   | (Note 4)        |
| Write command hold<br>time                | twcH             | 15  |     | 15  |          | 15  |     | 20  |     | ns   |                 |
| Write command hold time referenced to RAS | twcn             | N/A |     | N/A |          | 55  |     | 70  |     | ns   |                 |
| Write command setup<br>time               | twcs             | 0   |     | 0   |          | 0   |     | 0   |     | ns   | (Note 18)       |
| Write command pulse width                 | t <sub>WP</sub>  | 15  |     | 15  | <u>-</u> | 15  |     | 20  |     | ns   | (Note 16)       |

#### Notes:

et4U.com

- (1) All voltages are referenced to GND.
- (2) An initial pause of 100 µs is required after power-up, followed by any eight RAS cycles, before proper device operation is achieved.
- (3) Ac measurements assume  $t_T = 5$  ns.
- (4) V<sub>IH</sub> (min) and V<sub>IL</sub> (max) are reference levels for measuring the timing of input signals. Transition times are measured between V<sub>IH</sub> and V<sub>IL</sub>.
- 5) I<sub>CC1</sub>, I<sub>CC3</sub>, I<sub>CC4</sub>, and I<sub>CC5</sub> depend on output loading and cycle rates. Specified values are obtained with the output open. I<sub>CC3</sub> is measured assuming that all column address inputs are held at ect4 U.com either a high level or a low level during RAS-only refresh cycles.

  I<sub>CC4</sub> is measured assuming that all column address inputs are switched only once during each fast-page cycle.
- (6) The minimum specifications are used only to indicate the cycle time at which proper operation over the full temperature range (T<sub>A</sub>= 0 to +70°C) is assured.
- (7) Load = 2 TTL (-1 mA, +4 mA) loads and 100 pF.
- (8) Assumes that t<sub>RCD</sub> ≤ t<sub>RCD</sub> (max) and t<sub>RAD</sub> ≤ t<sub>RAD</sub> (max). If t<sub>RCD</sub> or t<sub>RAD</sub> is greater than the maximum recommended value in this table, t<sub>RAC</sub> increases by the amount that t<sub>RCD</sub> or t<sub>RAD</sub> exceeds the value shown.
- (9) Assumes that  $t_{RCD} \ge t_{RCD}$  (max) and  $t_{RAD} \le t_{RAD}$  (max).
- (10) If  $t_{RAD} \ge t_{RAD}$  (max), then the access time is defined by  $t_{AA}$ .
- (11)  $t_{OFF}$  (max) and  $t_{OEZ}$  (max) define the time at which the outputs achieve the open-circuit condition and are not referenced to  $V_{OH}$  or  $V_{OL}$ .
- (12) Operation with the  $t_{RCD}$  (max) limit assures that  $t_{RAC}$  (max) can be met.  $t_{RCD}$  (max) is specified as a reference point only; if  $t_{RCD}$  is greater than  $t_{RCD}$  (max), access time is controlled exclusively by  $t_{CAC}$ .

(13) For fast-page read operation, the definition of access time is as follows:

| CAS and Column Address input Conditions                                          | Access Time<br>Definition |
|----------------------------------------------------------------------------------|---------------------------|
| t <sub>CP</sub> ≤ t <sub>CP</sub> (max), t <sub>ASC</sub> ≥ t <sub>CP</sub>      | <sup>t</sup> acp          |
| t <sub>CP</sub> ≤ <sub>CP</sub> (max), t <sub>ASC</sub> ≤ t <sub>CP</sub>        | t <sub>AA</sub>           |
| t <sub>CP</sub> ≥ <sub>CP</sub> (max), t <sub>ASC</sub> ≤ t <sub>ASC</sub> (max) | <sup>t</sup> AA           |
| t <sub>CP</sub> ≥ <sub>CP</sub> (max), t <sub>ASC</sub> ≥ t <sub>ASC</sub> (max) | tCAC                      |

- (14) The t<sub>CRP</sub> requirement should be applicable for RAS/CAS cycles preceded by any cycle.
- (15) Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle.
- (16) Parameter  $t_{WP}$  is applicable for a delayed write cycle such as a read-write/read-modify-write cycle. For early write cycles, both  $t_{WCS}$  and  $t_{WCH}$  must be met.
- (17) These parameters are referenced to the falling edge of CAS for early write cycles and to the falling edge of WE for delayed write or read-modify-write cycles.
- (18) t<sub>WCS</sub>, t<sub>RWD</sub>, t<sub>CWD</sub>, and t<sub>AWD</sub> are restrictive operating parameters in read-write/read-modify-write cycles only. If t<sub>WCS</sub> ≥ t<sub>WCS</sub> (min), the cycle is an early write cycle and the data I/O pins will remain open-circuit throughout the entire cycle. If t<sub>CWD</sub> ≥ t<sub>CWD</sub> (min), t<sub>RWD</sub> ≥ t<sub>RWD</sub> (min), and t<sub>AWD</sub> ≥ t<sub>AWD</sub> (min), then the cycle is a read-write cycle and the data I/O pins will contain data read from the selected cells. If neither of the above conditions is met, the condition of the data I/O pins (at access time and until CAS returns to V<sub>IH</sub>) is indeterminate.

4B-7

# **µPD424256**



### Low Power Battery Backup (-L Versions Only)

The  $\mu$ PD424256-L is capable of low power battery backup during times of reduced system power, when the input buffers and all nonessential internal circuits are turned off. For the input buffers to be turned off and the amount of leakage current flowing through them reduced, the  $\mu$ PD424256-L must be in standby and all control lines within 0.2 V of either V<sub>CC</sub> or GND, as appropriate. When RAS and CAS are both within 0.2 V of V<sub>CC</sub>, the internal circuits are inactive and power requirements reduced even further. Standby current can drop as low as 200  $\mu$ A.

 $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  refresh cycles are executed at a minimum rate to ensure that all 512 rows are refreshed only once every 64 ms. The time that  $\overline{\text{RAS}}$  is low (t<sub>RAS</sub>) and the  $\mu$ PD424256-L active needs to be as short as possible, typically less than 300 ns, to minimize power usage during refresh operation. The following table shows the conditions under which the lowest average standby current can be obtained.

#### **Battery Backup Current**

| Symbol | Max | Unit | CAS Before RAS Refresh Cycle         | Standby Conditions                                                                                                                                          |
|--------|-----|------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| lcce   | 200 | μΑ   | t <sub>RAS</sub> ≤ 300 ns            | $\overline{RAS} = \overline{CAS} \ge V_{CC} - 0.2 \text{ V}; \overline{OE} \ge V_{CC} - 0.2 \text{ V};$                                                     |
| lcce   | 300 | μΑ   | t <sub>RAS</sub> ≥ 300 ns and ≤ 1 μs | $\overline{WE} = \text{Addresses} \ge V_{CC} - 0.2 \text{ V or } \le 0.2 \text{ V}; \text{ I/O}$ ≥ $V_{CC} - 0.2 \text{ V or } \le 0.2 \text{ V or high-Z}$ |

et4U.com

DataSheet4U.com

DataShe

48-8

DataSheet4U.com

# **Timing Waveforms**

# Read Cycle



4B-9 11

www.DataSheet4U.com



# Timing Waveforms (cont)

# Early Write Cycle



4B-10

DataSheet4U.com

DataShe

# **Timing Waveforms (cont)**

# **OE-Controlled Write Cycle**



4B-11

www.DataSheet4U.com



# **Timing Waveforms (cont)**

## Read-Write/Read-Modify-Write Cycle



4B-12

DataSheet4U.com



# **Timing Waveforms (cont)**

# Fast-Page Read Cycle



4B-13

# µPD424256



# **Timing Waveforms (cont)**

# Fast-Page Early Write Cycle



48-14

DataSheet4U.com

DataShe

# **Timing Waveforms (cont)**

# Fast-Page Read-Write/Read-Modify-Write Cycle



4B-15



# **Timing Waveforms (cont)**

## Hidden Refresh Cycle



4B-16

www.DataSheet4U.com DataSheet4U.com

# **Timing Waveforms (cont)**

# RAS-Only Refresh Cycle



4b

DataShe



# Timing Waveforms (cont)

# CAS Before RAS Refresh Cycle



48-18

DataSheet4U.com www.DataSheet4U.com