# NCR 8496 SOUND GENERATOR

# TABLE OF CONTENTS

| SEC | CTION                                                                                                                                                                                    | PAGE                       |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 1   | GENERAL DESCRIPTION                                                                                                                                                                      | 2                          |
| 2   | FUNCTIONAL DESCRIPTIONS                                                                                                                                                                  | 4                          |
|     | <ul> <li>2.1 Control Registers</li> <li>2.2 Tone Generation</li> <li>2.3 Noise Generation</li> <li>2.4 Data Transfer</li> <li>2.5 CPU Interface</li> <li>2.6 Output Circuitry</li> </ul> | 4<br>4<br>5<br>6<br>7<br>8 |
| 3   | INTERFACE DEFINITIONS                                                                                                                                                                    | 9                          |
|     | <ul><li>3.1 Microprocessor Interface</li><li>3.2 Audio Application Interface</li><li>3.3 Power Interface</li></ul>                                                                       | 9<br>10<br>10              |
| 4   | ELECTRICAL CHARACTERISTICS 4.1 Operating Conditions 4.2 Input Characteristics 4.3 Output Characteristics 4.4 Audio Characteristics                                                       | 11<br>11<br>11<br>12<br>12 |
| 5   | TIMING REQUIREMENTS                                                                                                                                                                      | 13                         |
|     | LIST OF ILLUSTRATIONS                                                                                                                                                                    |                            |
| 1.  | FUNCTIONAL PIN GROUPING                                                                                                                                                                  | 2                          |
| 2.  | FUNCTIONAL PIN OUT                                                                                                                                                                       | 2                          |
| 3.  | FUNCTIONAL BLOCK DIAGRAM                                                                                                                                                                 | 3                          |
| 4.  | DATA TRANSFER TIMING                                                                                                                                                                     | 13                         |

## SECTION 1

### GENERAL DESCRIPTION

The NCR 8496 is an NMOS digital sound generator capable of providing applications with a low cost solution for noise and sound generation.

### **FEATURES**

- Functionally and Pin compatible with the SNR76496
- Programmable white or periodic noise generator
- Three programmable tone generators
- Programmable attenuation values
- Simultaneous multiple sound generation
- TTL compatible
- 4 MHz maximum clock input
- External audio input added to Internal Generators





NCR 8496 FUNCTIONAL BLOCK DIAGRAM

### SECTION 2

#### FUNCTIONAL DESCRIPTIONS

## 2.1 Control Registers

The NCR 8496 Sound Generator has eight (8) internal registers used to control three (3) tone generators and one (1) noise generator. A three (3) bit data word used to determine the destination control register is contained in the first byte of data for all data transfers. The internal register designations are as follows:

| Addre                      | ess Bits                   |                            | Register Destination                                                                                                                                |
|----------------------------|----------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| RO                         | <u>R1</u>                  | <u>R2</u>                  | Description                                                                                                                                         |
| 0<br>0<br>0<br>0<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0 | 0<br>1<br>0<br>1<br>0<br>1 | Tone 1: Frequency Tone 1: Attenuation Tone 2: Frequency Tone 2: Attenuation Tone 3: Frequency Tone 3: Attenuation Noise: Control Noise: Attenuation |

Note: RO is the most significant address bit

## 2.2 Tone Generation

The NCR 8496 sound generator has three (3) programmable tone generators, each with separate frequency synthesis and attenuation sections. The frequency synthesis section requires ten (10) bits of data (F0 to F9) to define half the period of the desired frequency. This data is entered into a ten (10) stage tone counter, which is decremented at a rate of N/16 where N is the clock input frequency. A signal is produced when this tone counter decrements to one, which toggles a divide by two counter and reloads the tone counter. Therefore, the period of the desired frequency is twice the value of the tone generator.

The frequency of each tone generation is calculated using the equation:

f=N/32n

N = the clock input frequency
n = a 10 bit binary number [2 < n < 1023]</pre>

The divide by two counter is directly connected to a four stage attenuator whose values and bit position in the data word are shown in the following table:

#### ATTENUATION CONTROL

|                            | D                          | ata                        |                            | Value                                   | Ī   |                       | D                          | ata                        |                            | Value                                         |
|----------------------------|----------------------------|----------------------------|----------------------------|-----------------------------------------|-----|-----------------------|----------------------------|----------------------------|----------------------------|-----------------------------------------------|
| <u>A0</u>                  | Al                         | <u>A2</u>                  | <u>A3</u>                  | <u>dB</u>                               | Ì   | <u>A0</u>             | Al                         | <u>A2</u>                  | <u>A3</u>                  | <u>dв</u>                                     |
| 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0 | 0<br>1<br>0<br>1<br>0<br>1 | 0<br>-2<br>-4<br>-6<br>-8<br>-10<br>-12 |     | 1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0 | 0<br>1<br>0<br>1<br>0<br>1 | -16<br>-18<br>-20<br>-22<br>-24<br>-26<br>-28 |
| 0                          | 1                          | 1                          | 1                          | -14                                     | - 1 | 1                     | 1                          | 1                          | 1                          | OFF                                           |

Note: A0 is the most significant bit of data

### 2.3 Noise Generation

The NCR Sound Generator has two (2) noise sources (periodic and white), which share a common attenuator. These noise sources are shift registers with an exclusive NOR feedback network. One (1) of four (4) noise generator shift rates, each rate being derived from the input clock, will be controlled by the two (2) NF bits, as is shown in the following table:

NOISE GENERATOR FREQUENCY CONTROL

| NF               | BITS             | FREQUENCY CONTROL                                        |
|------------------|------------------|----------------------------------------------------------|
| NFO              | NF1              | SHIFT RATE                                               |
| 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | N/512<br>N/1024<br>N/2048<br>Tone Generator<br>#3 Output |

Note: NFO is the most significant bit

The choice of either periodic or white noise is controlled by the noise feedback control bit FB, as is shown in the following table:

NOISE FEEDBACK CONTROL

| FB | CONFIGURATION  |
|----|----------------|
| 0  | Periodic Noise |
| 1  | White Noise    |

## 2.4 Data Transfer

The NCR 8496 Sound Generator is enabled by the CPU by asserting a low logic level to  $\overline{\text{CE}}$ .  $\overline{\text{WE}}$  strobes the contents of the data bus to the appropriate control register. Data bus contents must be valid at this time. Data transfers cannot occur unless  $\overline{\text{CE}}$  is true.

Thirty two (32) clock cycles are required by the NCR 8496 to load data into the control register. The READY output used as a handshake signal to synchronize the CPU, is asserted to a low logic level immediately following the leading edge of CE. READY assumes a true state via an external pull up register once the data transfer has been completed.

Formats for Data Transfer are as follows:

## FREQUENCY UPDATE (Double Byte Transfer)

#### FIRST BYTE

#### SECOND BYTE

|    | REGISTER |    |    |     |      | T  |     |   |
|----|----------|----|----|-----|------|----|-----|---|
|    | DA?      | ΓA |    | ADD | RESS | }  | BIT | 0 |
| F9 | F8       | F7 | F6 | R2  | Rl   | R0 | 1   |   |
| D7 |          |    |    |     |      |    | DC  | ) |

|    |    | DA? | ГA |    |    |   | BIT O |
|----|----|-----|----|----|----|---|-------|
| F5 | F4 | F3  | F2 | Fl | F0 | Х | 0     |
| D7 |    |     |    |    |    |   | D0    |

## NOISE SOURCE UPDATE (Single Byte Transfer)

| SHIFT RATE | FEEDBACK |   | REGISTER ADDRESS | BIT O |
|------------|----------|---|------------------|-------|
| NF1 NFO    | FB       | X | R2 R1 R0         | 1     |
| D7         |          | - |                  | D0    |

## ATTENUATOR UPDATE (Single Byte Transfer)

|           | DATA |    |            | REGISTER ADDRESS | BIT 0 |
|-----------|------|----|------------|------------------|-------|
| <b>A3</b> | A2   | Al | <b>A</b> 0 | R2 R1 R0         | 1     |
| D7        |      | -  |            |                  | D0    |

# 2.5 CPU INTERFACE

Eight (8) data lines (D0-D7) and three (3) control lines (WE, CE, READY) interface the NCR 8496 Sound Generator to the CPU. As indicated in Section 2.2, Tone Generation, ten (10) bits of data are required by each tone generator in selecting frequency values. Frequency updates require double byte data transfers. An additional four (4) bits of data are required to select the attenuation values. Attenuation updates require only single byte data transfers. (See Section 2.4: Data Transfer).

Tone generators can be quickly updated by initially sending both bytes of frequency and register data, followed by only the second byte of data for succeeding values only if no other control registers are accessed at the time of generator updating. This action is accomplished by latching the register address and permitting the continued transfer of data into the same register. This updating feature permits the expedited modification of the six (6) most significant bits of data needed for frequency sweeps.

### 2.6 OUTPUT CIRCUITRY

The NCR 8496 Sound Generator output circuitry, emulating a conventional op amp summing circuit, sums the three (3) tone and one (1) noise generator outputs, and will source/sink current to 2 mA. The 0 dB output signal per generator is nominally a 450 mV square in the negative direction from a 2V quiescent level. The output should be OR coupled into the application audio circuit via a filtering network similar to the following:



The upper and lower frequency poles for the application are determined from the following equations:

Lower Pole

$$f \cong 2\pi(R_A + R_B) C_A$$

$$_{\rm f} \cong \frac{1}{2\pi(R_{\rm A} \; //R_{\rm B} \;) \; C_{\rm B}}$$

Attenuation of the output signal is:

$$\frac{V_O}{V_I} = \frac{R_B}{R_A + R_B}$$

Typically  $\rm R_B \ \ge 10 \ R_A$  so that the attenuation can be small while achieving desired filtering at the same time.

## 2.7 AUDIO INPUT CIRCUIT

This input node can be biased on with a current to give an approximate transfer function at the output of:

 $V_O = R_{Amp}I_{in}$  where  $R_{Amp}$  is on the order of 1K Ohms

Typical input application:

VIN

Resig

C

Audio
Input

R<sub>B</sub> provides the bias current to put the amplifier in the linear range.

R<sub>sig</sub> controls the input current causing the signal swing.

# SECTION 3

# INTERFACE DEFINITION

# 3.1 MICROPROCESSOR INTERFACE

| Signal                  | Pin                                       | Description                                                                                                                                   |
|-------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| READY                   | 4                                         | OUTPUT: Open collector, READY indicates that data has been read when true (high). The CPU must be placed in a wait state until READY is true. |
| WE                      | 5                                         | INPUT: Write Enable WE indicates that data is available to the NCR 8496 when true (low).                                                      |
| CE                      | 6                                         | INPUT: Chip Enable CE indicates that data may be transferred to the NCR 8496.                                                                 |
| RST                     | 9                                         | INPUT: Master Reset RST is used for testing purposes only. This pin is a no connect on the SN 76489A and is internally pulled high.           |
| D7 D6 D5 D4 D3 D2 D1 D0 | 10<br>11<br>12<br>13<br>15<br>1<br>2<br>3 | Inputs: D0-D7 is the data bust through which data is transferred. D0 is the most significant data bit. D7 is the least significant data bit.  |
| CLK                     | 14                                        | Input Clock                                                                                                                                   |

# 3.2 AUDIO APPLICATION INTERFACE

| Signal   | Pin | Description                                                                                                     |
|----------|-----|-----------------------------------------------------------------------------------------------------------------|
| Audio    | 7   | OUTPUT: Audio signal to application. Refer to section 2.6. Output Circuitry for recommended output connections. |
| Audio In | 9   | INPUT: Audio input signal from application. Refer to section 2.7.                                               |

# 3.3 POWER INTERFACE

| Signal | Pin | Description      |
|--------|-----|------------------|
| VCC    | 16  | Supply Voltage   |
| GND    | 8   | Ground Reference |