## **Driving and Checking**

#### The Science of Verification:

- Have I thought of all possible scenarios?
- Am I driving all possible input scenarios?
- . What are the corner cases?
- . How will I know when it fails?

#### This lecture aims to encourage you to be inquisitive!

In preparation of the 1st assignment. :)

(Credits: This lecture is based on a set of slides sent to me by Bruce Wile from IBM )



We can start to understand the design just from the input descriptions:

What do we know?

What don't we know?

## So, what's the Science?

#### What does it mean to drive all possible input scenarios?

. Design with two bits of input and an output is trivial. How do you do this on a complex design?

#### What does it mean to "know when it fails"?

· A complete set of checkers is the key!

Let's investigate this in the context of Black Box verification.

University of Bristol October 3, 2008

## Driving the Black Box



What scenarios will we need to drive?

University of Bristol October 3, 2008



#### **Checker Source: Design Context** Checker Source: uArchitecture



Some checkers will come from understanding the context of the The rules on how instructions are grouped depend upon how many higher level(s) of design, i.e. the environment in which the design pipelines are defined as well as the resources in the design.

> ■ The ability or inability of on-the-fly results to feed prior stages of a pipeline will affect instruction grouping.

\* Many checkers are derived from the uarch design.

## Checking the Black Box



\*The outputs give us an insight into the scenarios we need to create

Block Level Rules: R1 <> R(x,y) + R(y,z)

R1 implies certain behaviour on lower-level modules.

■ What are interesting questions regarding our black box

What more do we know?

will be used

buffer/stack?

What info do we still need from the architect/designer?

# Design Insight into the Black Box



¥ Use consultations with system architects and designers.

Stack is 7 deep.

A new stack entry is valid for reading the next cycle. The stack is reset the cycle after the read command. Inputs arriving with a clear command are ignored. The clean command turns the valid bit off on all 7 entries. No data is returned for a read if the stack is empty. The "stack" is a FIFO. (A queue in fact!)

### **Black Box Verification**



- The black box has inputs, outputs and performs some function.
- Function may be well documented...or not.
- The black box can be a full system, a chip, a unit of a chip, a module, etc.

To verify a black box you need to understand the function and be able to predict the outputs based on the inputs.

\*This means you must understand the specification of the design.

# How do we come up with the Checking?

- · Understand the inputs and outputs.
- Understand the design context (up the hierarchy).
- Understand the internal structures and algorithms (the uarch).
- Understand the top-level design description (architecture).

**¥** Understand the Specification!

## **Checker Source: Architecture**



### Architectural checking is abundant.

- The SUB and BRZ commands are defined by the architecture.
- Architecture defines that commands must complete in order.
- Architecture defines that results of SUB must be used by BRZ.
- \* Most checkers have their roots in the Architecture of the design.

# Checking the Black Box

- What checkers do we need to implement?
- What is the checker specification source? (-I/O, design context, uarch or architecture?)
- What kind of bugs would each checker uncover?

## **Driving the Black Box**



## Checker Source: Inputs and Outputs



The outputs can be predicted from the inputs with an understanding of the rules

Often, all outputs of the design must be checked at every clock cycle! However, if the outputs are not specified clock-cycle for clock-cycle, then verification should not be done clock-cycle for clock cycle!

NOTE: Response verification should not enforce, expect, nor rely on an output being produced at a specific clock cycle.

[Credits: Source from Yaron Wolfsthal, IBM Haifa, "Specification-based Verification"

# Checking the Black Box

out\_buf\_data\_1 <0:8> and out\_buf\_data\_2 <0:8> are the requested data lines.



and that any new entries will be dropped

buf overrun indicates that the last input was not added to the stack due to an overrun

# Checking the Black Box

- What checkers do we need to implement?
- What is the checker specification source?
- (-I/O, design context, uarch or architecture?) · What kind of bugs would each checker uncover?
- Is correct data always returned? Buffer overflow/full

Does stack data become valid at the right time?

Check all outputs all the time. Check data outputs when no request was made...

(lots more)

WHY?

# Checking: Don't re-implement the desian!

The actual implementation of the stack in our black box example might be:



- . Logic required to determine if stack is full or empty.
  - next\_read == next\_write
- Valid bits need to be implemented.
- Wrap conditions must be implemented.

## **Driving and Checking the Black Box** Given this bug in our simple stack:

₩ Which of course is never "given"...

- When clean\_stack => 1, the data valid bits should all be cleared.
- The next\_write pointer and next\_read pointer are supposed to be set to the top of the stack.

#### BUT:

- If the in\_buf\_valid => 1 (with data) is on the same cycle as the clean\_stack, the logic puts the data in the stack but resets the pointers as intended
- This only occurs when the stack has 6 valid entries, because the bug is in the logic that is trying to set the buf full output.
- FSo, somewhere in the stack, there is a valid bit == 1 that should not be on.

## Checking: Don't re-implement the desian!

The actual implementation of the stack in our black box example miaht be:



- . Logic required to determine if stack is full or empty.
  - next\_read == next\_write
- · Valid bits need to be implemented.
- Wrap conditions must be implemented.
- \*Array implementation of circular fixed length queue.

# Driving and Checking the Black Box

What will it take to create a scenario that uncovers this bug?

# Checking: Don't re-implement the desian!

Our verification checker implementation is simpler.



- Simple linked list with a head (next\_read) and a tail (next\_write).
- · Counter is inc/dec as the driver sends/requests data.

### \* Need high-level verification languages!

- expressive, flexible and declarative: Specify design intent.
- Allow abstraction from implementation details.

# **Driving and Checking the Black Box**

What will it take to create a scenario that uncovers this bug?

- 1. There must be 6 valid entries.
- 2. Send a clean and a data entry on the same cycle.

# **Driving and Checking**

\*You need both or you get nothing.



To find a bug:

- your driver must create the failing scenario, and
- · your checker must flag the mismatch.

## **Driving and Checking the Black Box**

What will it take to create a scenario that uncovers this bug?

- 1. There must be 6 valid entries.
- 2. Send a clean and a data entry on the same cycle.
- 3. Start sending new entries.

\*Need to send at least 6 new entries in order to move the pointers to the valid entry that shouldn't be valid.

Driving designs into corner cases can be guite difficult.

## **Driving and Checking the Black Box**

### What do you have to check to find this bug?

This bug could manifest itself in a few ways:

- The buf\_full comes on because the next\_write points to a valid entry.
- · Read returns data when no data should be returned.
- buf\_overrun comes on too soon, as the write pointer detects that it is pointing to a valid entry when another write comes on.

# **Behavioural Design Environment**

One of the most difficult concepts that new verification engineers hit is that your behavioural model of the design's environment can "cheat".

- The behavioural model only needs to make the DUV think the real logic is connected to its interface.
- . The behavioural model can:
- predetermine answers cache modelling
- return random data
- Memory modelling: Memory controller memory (behavioural model).
- -look ahead in time
- Branch prediction: Look ahead in instruction stream! ( • Often 1/2 work load - speed up.)

- . Identify interesting driving scenarios.
- Find sources for checkers: I/O, design context, uarch or architecture
- Familiarize yourself with the specification of the design.
- Don't take understanding for granted. If in doubt ask!
- Work in close collaboration with designers.
- Don't re-implement the design abstract, cheat, ...

Driving and Checking: You need both SKILLS to uncover bugs!

## Summary

### Verification Engineers need to be inquisitive.