"Improving Shareholder Value by Separating Verification from Design"

Separating verification from design is a natural evolution to the necessary specialization that has become functional verificately. Why do accounting regulations demand that you employ armities of auditors to review your end of year accounts? When, not so man vera soo, you could deat sawy with your own accountants composition this function.

Auditors are much the same as verification engineers. They are approaching the problem from a completely difference they do not come with the cognitive incompetence of "I know that's right, because I produced it!" The global comparities of the tenth-stone of many bursehold names that have made this instales. From included the

Presenter at edaForum04. Dresden. Germany. December 9th/10th 200-

Verisity Design, Inc.

Keretin Ede

#### State-of-the-art Verification Methodology

**High-level Verification** 

Focus on Automation of the Verification Process

- Tools: now from Cadence (who bounds Verisity in April 2005)
- Specman Elite (SN) and
- e verification language

\*Raise level of abstraction and enhance productivity.

For local configuration info see Exercise 4: Intro to Specman Tutorial. [Please work your way through the on-line Specman intro tutorial.]

[Credits: The material for this lecture is adapted from Verisity training material.]

### **Complete SN Verification Process**



▼ The key is in the Verification Plan!

University of Bristol November 8, 2012

### **Complete SN Verification Process**



\*The key is in the Verification Plan! Coverage-driven stimulus generation!

and an end-code marker '>.

File Format

that same line

e code segment

import cpu\_test\_env;

University of Bristol November 8, 2012

• An e code segment is enclosed with a begin-code marker <

• Both the begin-code marker and the end-code markers must be

• Several code segments can appear in one file, each segment

placed at the beginning of a line (left-most), with no other text on

### **On-line Help**

#### All Specman and e language help is on-line:

- e language reference
- Command reference for Specman Elite
- User guide etc.

For sn and e help use sn help.sh from command line.

- Make sure you change to "Tree View"!
  - Go to "Edit" menu.
- Select "Settings".
- Tick "Show Tree View on startup".

For IUS/ncsim help use cdnshelp from command line.

### Statements

Key statement types:

- struct: Defines a new data structure.
- ( unit: Defines a new unit.)
- type: Defines an enumerated type or subtype
- extend: Extends a previously defined struct or type.
- define: Extends language. define OFFSET 5;
- ... (more, see on line doc)

\*Imports must be first (after defines). Otherwise order is not critical

#### Structs vs Units:

Structs are the most basic building blocks in e.

consists of one or more statements

- · Used to keep data and operations together.
- nackets instructions frames
- Can be created at run-time, i.e. they are dynamic.
- Data can be generated on-the-fly.

#### Units are a special kind of struct.

- Units are static! Can be generated during test phase only.
- Allow mapping to HDL path. (Best way to connect to DUV.)
- Used for generators/checkers/monitors, bus functional models (BFMs), self-checking structures, overall testbench.
- BFMs package all bus functional procedures of an interface, i.e. all transactions supported by the interface. The transactions are abstracted from a physical-level interface to a procedural interface. BFMs can be used to generate stimulus as well as to check the DLIV response.

### **SN Main Enabling Technologies**

#### Constraint-driven Test Generation

- Create lots of meaningful tests quickly. :)
- · Control over automatic test generation.
- Capture constraints from spec and verification plan.

#### **Data and Temporal Checking**

- Self-checking modules ensure data correctness and temporal properties.
- · Checks are always active.
- -Unless turned off by: set check IGNORE ;-)

#### Functional Coverage Collection/Analysis

- · Automatic functional coverage collection.
- Analyse progress against functional coverage metrics.
- Promotes coverage driven verification methodology.

University of Bristol November 8, 2012

### Basics of the e Language

High-level language for writing verification environments:

- test benches
- · coverage collection
- test generation and checking
- \* An e component is a representation of the "rest of the world" as seen from an interface of the design under verification (DUV).

#### e supports:

- · modular aspect-oriented design
- high-level data types
- · pseudo-random constrained-based data generation
- high-level checking
- checking of basic timing properties

Iniversity of Bristol November 8, 2012

#### Comments

- e files begin with a comment!
- This comment ends when first begin-code marker <' is found.
- Comments in code segments can be marked with -- or //.
- ₩ Use end-code '> and begin-code <' markers to write several.
  </p> consecutive lines of comment in the middle of code segments.

Members are 2nd-level constructs: Valid only within a struct definition.

• keep: Specifies rules for constraints to influence data generation.

■ A simple struct for packets to be used in comms protocol:

Struct and Struct Members

Another example struct for transactions:

transform(multiple:uint) is empty;

type packet kind: [atm, eth];

struct packet { len: int;

keep len < 256;

kind: packet\_kind;

struct transaction {

data: list of uint;

## Aspect-oriented Programming

AOP is next step up from object-oriented programming.

- Testcases have specific purposes:
- Does parity check on packets work?

**SN Verification Automation** 

Constraint-driver

Test Generation

Functional Verification Plan

Eunctional Coverse

Analysis

Specman Elite Verification System

Data and Temporal

HDI Simulator

HDL Models

Checking

- Are timing properties of transmission protocol valid?
- . Both are different concerns: They are orthogonal!
- ¥ Two aspects of same application DUV.

#### AOP provides mechanisms to separate these two concerns into separate aspects of the verification environment.

• Well-defined techniques for adding declarations, inserting or replacing code from the outside of a class, without editing the original class.

### Syntactic Elements

- Statements are top-level constructs Valid within < ' and '> markers.
- . Statements always end with a semicolon ":"!

Struct members are second-level constructs.

- Valid only within a struct definition.
- \*Associated with dynamic constructs of a testbench e.g. stimulus.
- (There are also **Units** which are associated with testbench constructs such as drivers/checkers/scoreboards. They exist for the duration of the simulation.)

### Actions are third-level constructs.

· Valid only when associated with a struct member, such as a method or an event.

Expressions are lower-level constructs.

· Can be used only within another e construct.

#### Struct Members

Field: Defines data entry to be member of enclosing struct with explicit data type.

Method: Defines operational procedure that can manipulate fields of enclosing struct and access run-time values in DUV.

Subtype declaration: Defines instance of parent struct in which specific members have particular values or behaviour.

■ Use when for conditional constraints on possible values of a field.

Constraint declaration: Influences distribution of values generated for data entries and the order in which values are generated. 

keep Coverage declaration: Defines functional verification goals and

collects data on how well the testbench is meeting these goals. ■ cover event-type is coverage-item-definition; ...;

Temporal declaration: Defines e events and their associated actions event

```
type PCICommandType: [ IO_READ=0x2, IO_WRITE=0x3,
                         MEM_READ=0x6, MEM_WRITE=0x7 ];
 struct pci_transaction like transaction {
     command : PCICommandType;
     keep soft data.size() in [0..7];
     dual_address: bool;
     when dual address pci transaction {
         address2: uint:
     bus_id: uint;
     event initiate;
     on initiate {
         out("An event has been initiated on bus ", bus id);
     cover initiate is {
         item command;
     transform(multiple:uint) is only {
         address = address * multiple;
};
Kerstin Ede
                                              University of Bristol November 8, 2012
```

### **Using Constraints**

keep constraint-bool-expr; where constraint-bool-expr is a simple or compound Boolean expression.

- States restriction on the values generated for fields in the struct.
- keep kind!=tx or len==16;

Same testbench version + same test

Is this all? The testbench evolves over time!

- Describes required relationships between field values and other struct items
- struct packet { kind : [tx. rx]: len : int: keep kind == tx => len==16: --when tx packet { keep len == 16; }; exactly same effect };
- \*Hard constraints are applied when the enclosing struct is generated. If constraints can't be met, generator issues constraint contradiction message.

Randomized Test Generation needs...

\*Changes to the testbench should not affect orthogonal aspects!

#### Predefined Structs

An e environment contains by default a number of predefined structs (and of course some user-defined ones).



- \*The system struct sys is the root for user-defined structs.
- Must instantiate user-defined structs under sys.
- Contents of sys can be viewed via SN GUI
- Similar to main in C. :-)

University of Bristol November 8, 2012

### Generation with keep

Generation order is important: \* It influences the distribution of values!

```
struct packet {
   kind : [tx. rx]:
   len : int:
   keep len > 15 => kind==rx:
```

- 1. If kind is generated first, kind is tx about half the time because there are only two legal values for kind.
- 2. If len is generated first, the distribution is different.
- Consider using: keep gen (kind) before (length);

### Randomized Test Generation needs...

...repeatability:

Same testbench version + same test

- + same random seed
- = same stimulus data
- is this all? The testbench evolves over time!

and random stability:

- ★ Changes to the testbench should not affect orthogonal aspects!
- Packet data structure with interrupted field:

struct packet { payload: list of byte; interrupted: bool; ...};

₩ With same seed should give the same payload data!

### **Packing Low**

...repeatability:

+ same random seed

= same stimulus data

and random stability:

struct packet {

...};

■ Packet data structure:

payload: list of byte;

packing.low: 1st item at LSB

i stream = pack(packing.low,addr,data);

packet.addr = 2'b11; packet.data[0] = 0xaa; 10101010 packet.data[1] = 0xee; 11101110

17..... i stream = 11101110 10101010 11

#### **Fields**

Syntax: [!][%] field-name[: type] [[min-val ., max-val]] [((bits | bytes):num)]

! Denotes an ungenerated field.

% Denotes a physical field.

The type for the field can be any scalar type, string, struct, or list. (bits | bytes; num) specifies width of field in bits or bytes.

NetworkType: [IP=0x0800, ARP=0x8060] (bits: 16); struct header { %address: uint (bits: 48); %length: uint [0 .. 32]; struct packet { hdr\_type: NetworkType %hdr: header; is\_legal: bool;

\* Field order is important! It is the packing order for physical fields

### Instantiation under svs

\*Every user-defined struct (including units) must be instantiated as a (sub)field of sys.

```
struct packet {
  address : uint (bits : 2):
  payload : uint (bytes : 64):
unit router_bfm {
packets : list of packet;
extend sys {
router : router bfm is instance;
```

University of Bristol November 8 2012

### **Using Soft Constraints**

Using keep soft (e.g. to set default values) and select:

```
struct transaction {
    keep soft address == select {
      10: [0..49];
       30: [51..99];
```

NOTE: Soft constraints can be overridden by hard constraints!

```
20: [XOR, XORI];
10: [JMP, CALL, RET, NOP];
```

\*In practice, getting the weights/bias right (for coverage closure) requires significant engineering skill.

### Generation with SN

Offline (prior to sim i.e. in Generate phase):

- Use Generate or Test command
- Test calls Generate command!
- Recursively generates everything under sys.
- BEWARE: Can consume a lot of memory!

#### Online (during sim):

- Use gen action. gen gen-item [keeping {...}]
- Allows to dynamically generate values based on DUV state.

#### Randomized Test Generation needs...

#### ...repeatability:

Same testbench version + same test

- + same random seed
- = same stimulus data
- & Is this all? The testbench evolves over time!

### Packing: Driving Stimulus into the DUV

pack() function:

- pack(option:pack option, item: exp, ...): list of bit
- Specman Elite system function.
- Conversion from higher-level data structure to bit stream required by DUV.
- i\_stream = pack(packing.high, opcode, op1, op2);

pack options are: packing.high, packing.low or NULL

- packing.high: 1st item at MSB
- · packing.low: 1st item at LSB
- NULL: Use global default set initially to packing.low.

item: A legal e expression that is a path to a scalar or a compound data item, such as a struct, field, list, or variable.

# Packing High

packing.high: 1st item at MSB

i\_stream = pack(packing.high,addr,data):

11 packet.addr = 2'b11; packet.data[0] = 0xaa: 10101010 packet.data[1] = 0xee; 11101110

i stream = 11 10101010 11101110

### **Ungenerated Fields**

- Marked with
- Values for this field are not generated automatically.
- · Useful for fields that:
- Are explicitly assigned values during verification.
- Must contain values whose computation is too complicated to be expressed with constraints.
- Ungenerated fields get default initial value: 0 for scalars, NULL for structs and empty list for lists.
- Ungenerated fields whose value is from a range (e.g. [20..30]) get initialized to the first value in range.
- If the field is a struct it won't be allocated and none of the fields in it will be generated.

### **Physical Fields**

- Marked with %
- Physical fields are packed when the struct is packed.
- . Used for fields that represent data that will be sent to HDL design in the simulator
- · Non-physical fields are called virtual fields.
- They are not packed automatically when the struct is packed. (- They can be packed individually if needed.)
- If no range is specified, width of field is determined by field's type.
- If the field's type does not have a known width, you must use (bits | bytes: num) syntax to define the width. (Important for packing!)

### Limitations of e's AOP Implementation

- Many things can be extended!
- So more discipline and structure is required.
- · Fields can only be appended:
  - Fields are physically appended to existing fields
  - Might create a problem when packing!
- Variance control fields: Extensions can only be specified for a single value of the control field.
- instructions add and sub with feature that applies to both
- Needs to be specified for both or use trick! № See next slide!
- Methods can only be appended, prepended or replaced.
- Aspects are order-dependent (on loading).

University of Bristol November 8, 2012

#### SN Predefined Event: @sim

event clk is rise (clk p\$) @sim;

@sim is special sampling event occurring at any simulator callback.

- Expression must be an HDL signal path in the simulated model.
- \* Signal does not have to be a clock.
- No restriction for signal to be periodic or synchronous.
- \_\_ Might slow down simulation!
- \*Clock signal can also be emitted from e code and driven into DUV. (But usually more efficient to generate clock in HDL.)

When not running with a simulator attached to SN, use @sys.anv.

#### Extensions via variance control fields can only be specified for a single value of the control field!

- To get around this, introduce an additional virtual field.
- This field controls common extensions.
- Extension to an instruction struct (for Calc 1 design):

```
type opcode_t : [ NOP, ADD, SUB, INV, INV1, SHL, SHR ] (bits : 4);
}; // struct instruction_s
  when is_a_shift instruction_s {
```

University of Bristol November 8, 2012

#### **Events in SN**

- Events are used to synchronize with the DUV or to debug a test.
- . Events are struct members.
- Automatic emission of events

```
extend driver s {
   event clk is fall(clk p$) @sim;
   event resp is change(out_resp1_p$)@clk;
```

■ Explicit emission of event:

```
extend driver_s {
   collect_response(cmd : command_s) @clk is also {
      emit cmd.cmd complete;
};
```

### Synch between SN and Simulator



# Temporal Checking Methodology

- 1. Capture important DUV temporal behaviour with events and TEs.
- 2. Use expect struct members to declare temporal checks.

Syntax: expect TE else dut\_error(string);

#### Example temporal checks:

```
expect @req => {[..4];@ack} @clk
else dut error("Acknowledge did not follow
               request within 1 to 5 clock cycles.");
```

expect @buffer\_full => eventually @int @clk else dut\_error("Buffer full, but interrupt did not occur.");

& eventually Sometime before the end of simulation!

### **Advanced Techniques: SN temporal** checking

#### **SN Temporal Language**

- Capture behaviour over time for synchronization with DUV. functional coverage and protocol checking.
- Language consists of:
- -temporal expressions (TEs)
- temporal operators
- -event struct members to define occurrences of events during sim run
- -expect struct members for checking temporal behaviour

NEW: PSL/Sugar compatible expressions (more later).

top/clk

print a;

top/enable

### Conforming to Stimulus Protocol

Must be able to react to state of DUV during simulation! ■ clock, signal changes, sequences of events

e language provides wait (till next cycle) and sync actions which

allow to pause procedural code until event occurs.

wait true(enable p\$==1)@clk; print b;

sync true(enable\_p\$==1)@clk; print b;

University of Bristol November 8, 2012

### Specman Elite Tutorial

DUV: simple CPU (ALU, 4 regs, PC, PC\_Stack, fetch/exec FSM)

• Interface: clock, reset, instruction [8 bit]

print a;

- . Design the verification environment
- Define DUV interfaces
- · Generate a simple test
- . Drive and check the DUV
- Generate constraint-driven tests
- · Define and analyse test coverage
- · Create corner case tests
- Create temporal and data checks
- · Analyse and bypass bugs

About 100 pages. A really easy "learn by doing" lab. Takes about 2h.

### **Temporal Expressions in e**

- · Each TE is associated with a sampling event.
- Sampling event indicates when the TE should be evaluated by SN.

#### Syntax examples:

- true(boolean-exp)@sample-event
- rise/fall/change(expression)@sample-event

#### Methods with a Notion of Time

TCMs - Time Consuming Methods

- · Depend on sampling event.
- · Can be executed over several simulation cycles.
- collect\_response(cmd : command\_s) @clk is { wait @resp; -- wait for the response cmd.resp = out\_resp1\_p\$; cmd.dout = out\_data1\_p\$; }; // collect\_response
- Implicit sync action at beginning of TCM.
- TCM must be called or started to execute
- run() is also start drive(); // spawn 3 . // run
- & Non-TCMs can't call TCMs because they have no notion of time.
- TCMs can (only) be started (using start) from a non-TCM!

#### We have now covered

- · Basics of e language.
- Please do Specman Elite Tutorial with CPU DUV.

#### Next:

- Assignment 2 Intro to .e code and verification method.
- Hands-on session with demo