# OpenROAD Flow Improvement

## **Neural Semiconductor Limited**

Seamless Technology Service

# Presented by Fahim Faisal





# Limitation of the OpenROAD synthesis flow

#### Most EDA tools that perform synthesis

- perform multiple checks.
- allow the designer to get an early estimate.
   about the feasibility of the design.
- However, the OpenROAD flow lacked this feature.
- It was explored how to add these necessary checks after synthesizing a design and generate timing reports successfully.

Timing Reports

Setup and Hold time

TNS and WNS

Critical Path Slack Power Reports

Internal Power

Switching Power

Leakage Power



















### **Flow**







# Version 1

Use the OpenSTA tool to take the Verilog and SDC file generated by Yosys and perform timing and power checks

This was hard coded as a tcl file and sourced to verify the feasibility of the idea

```
set lib {platforms/asap7/lib/asap7sc7p5t_AO_RVT_FF_nldm_211120.lib.gz \
platforms/asap7/lib/asap7sc7p5t_INVBUF_RVT_FF_nldm_220122.lib.gz \
platforms/asap7/lib/asap7sc7p5t_OA_RVT_FF_nldm_211120.lib.gz \
platforms/asap7/lib/asap7sc7p5t_SIMPLE_RVT_FF_nldm_211120.lib.gz \
platforms/asap7/lib/asap7sc7p5t_SEQ_RVT_FF_nldm_220123.lib \
platforms/asap7/lib/fakeram7 256x32.lib \
platforms/asap7/lib/asap7sc7p5t_SEQ_RVT_FF_nldm_220123.lib \
platforms/asap7/lib/asap7sc7p5t_AO_RVT_SS_nldm_211120.lib.gz \
platforms/asap7/lib/asap7sc7p5t_INVBUF_RVT_SS_nldm_220122.lib.gz \
platforms/asap7/lib/asap7sc7p5t_OA_RVT_SS_nldm_211120.lib.gz \
platforms/asap7/lib/asap7sc7p5t_SEQ_RVT_SS_nldm_220123.lib \
platforms/asap7/lib/asap7sc7p5t_SIMPLE_RVT_SS_nldm_211120.lib.gz \
platforms/asap7/lib/fakeram7_256x32.lib \
platforms/asap7/lib/asap7sc7p5t_SEQ_RVT_SS_nldm_220123.lib \
platforms/asap7/lib/asap7sc7p5t_AO_RVT_TT_nldm_211120.lib.gz \
platforms/asap7/lib/asap7sc7p5t_INVBUF_RVT_TT_nldm_220122.lib.gz \
platforms/asap7/lib/asap7sc7p5t_0A_RVT_TT_nldm_211120.lib.gz \
platforms/asap7/lib/asap7sc7p5t_SEQ_RVT_TT_nldm_220123.lib \
platforms/asap7/lib/asap7sc7p5t_SIMPLE_RVT_TT_nldm_211120.lib.gz \
platforms/asap7/lib/fakeram7_256x32.lib \
platforms/asap7/lib/asap7sc7p5t_SEQ_RVT_TT_nldm_220123.lib} ;#all required .lib files
foreach library $lib {
    read_liberty $library
read_verilog results/asap7/riscv32i/base/1_1_yosys.v
link_design riscv_top
read_sdc results/asap7/riscv32i/base/1_synth.sdc
source scripts/report_metrics_synthesis.tcl ;#modified version of report_metrics.tcl for synthesis
report_metrics synthesis
```



Read the library of the design manually

Read the Verilog and SDC file and source the report generation file from the flow















```
proc report_metrics { when {include_erc true} {include_clock_skew true} } {
puts "$when check_setup"
puts "-----"
check_setup
puts "$when report_tns"
puts "-----"
report_tns
puts "$when report wns"
puts "-----"
report_wns
puts "$when report_worst_slack"
puts "-----"
report_worst_slack
if {$include_clock_skew} {
 puts "$when report_clock_skew"
 puts "-----"
 report_clock_skew
puts "$when report_checks -path_delay min"
puts "-----"
report_checks -path_delay min -fields {slew cap input nets fanout} -format full_clock_expanded
puts "$when report_checks -path_delay max"
puts "-----"
report_checks -path_delay max -fields {slew cap input nets fanout} -format full_clock_expanded
```

#### In the "report\_metrics\_synthesis.tcl" file

- report\_tns\_metric
- report\_worst\_slack\_metric
- report\_clock\_skew\_metric
- report\_clock\_skew\_metric -hold
- report\_erc\_metrics
- report\_power\_metric
- reporting design area

Are omitted as these do not work with the OpenSTA tool.



# Version 2

The "report\_metrics.tcl script has been modified to work with both openSTA and "synthesis\_timing.tcl" was integrated with ORFS.



the original file could not be read properly so this file was modified accordingly



```
$(RESULTS_DIR)/1_synth.sdc: $(SDC_FILE)
    mkdir -p $(RESULTS_DIR) $(LOG_DIR) $(REPORTS_DIR)
    cp $< $@
        # report timing for synthesis
        sta synthesis_timing.tcl -exit | tee $(LOG_DIR)/1_1_synth_timing_report.log

clean_synth:
    rm -f $(RESULTS_DIR)/1_*.v $(RESULTS_DIR)/1_synth.sdc
    rm -f $(REPORTS_DIR)/synth_*
    rm -f $(LOG_DIR)/1_*
    rm -f $(SYNTH_STOP_MODULE_SCRIPT)
    rm -rf _tmp_yosys-abc-*</pre>
```

the log file that houses the timing report data is named "1\_1\_synth\_timing\_report.log" so that when "make clean\_synthesis" or "make clean\_all" is run, it will clear all logs with "1\_\*".

source ../setup\_env.sh

Here, there was an issue with openSTA tool not being setup through flow. so, before using flow source "setup\_env.sh" in the flow directory.



# Version 3

Now, the "synthesis\_timing.tcl" script was made dynamic and also group path was integrated to "report\_metrics.tcl".

It is able to perform the timing and power checks for any design after synthesis.

```
$(RESULTS_DIR)/1_synth.sdc: $(SDC_FILE)
    mkdir -p $(RESULTS_DIR) $(LOG_DIR) $(REPORTS_DIR)
    cp $< $@
    sta $(SCRIPTS_DIR)/synthesis_timing.tcl -exit | tee $(LOG_DIR)/1_1_synth_timing_report.log

clean_synth:
    rm -f $(RESULTS_DIR)/1_*.v $(RESULTS_DIR)/1_synth.sdc
    rm -f $(REPORTS_DIR)/synth_*
    rm -f $(LOG_DIR)/1_*
    rm -f $(SYNTH_STOP_MODULE_SCRIPT)
    rm -rf _tmp_yosys-abc-*</pre>
```



in make flow, using sta tool with "synthesis\_timing.tcl" is also made dynamic for ease of use.

For Cloud machine there was no problem using OpenSTA with this modifications but, for local machine sta tool could not be found thus needed sourcing.

"setup\_env.sh" script. this is added to ".bashrc" so that creating a new terminal will automatically source "setup\_env.sh"





a new log file named "1\_1\_synth\_timing\_repo rt.log" is generated which contains all necessary timing information:

synthesis report\_checks -path\_delay min Startpoint: reset (input port clocked by clk) Endpoint: riscv/dp/pcreg/\_67\_ (removal check against rising-edge clock clk) Path Group: \*\*async\_default\*\* Path Type: min Fanout Slew Delay Time Description 0.00 clock clk (rise edge) 0.00 0.00 0.00 clock network delay (ideal) 200.00 200.00 v input external delay 0.00 200.00 v reset (in) 1 1.46 reset (net) 0.00 200.00 v riscv/dp/pcreg/\_34\_/A (INVx3\_ASAP7\_75t\_R) 27.19 227.19 ^ riscv/dp/pcreg/\_34\_/Y (INVx3\_ASAP7\_75t\_R) 32 29.08 riscv/dp/pcreg/\_32\_ (net) 0.00 227.19 ^ riscv/dp/pcreg/\_67\_/SETN (DFFASRHQNx1\_ASAP7\_75t\_R) 59.70 227.19 data arrival time 0.00 0.00 0.00 clock clk (rise edge) 0.00 clock network delay (ideal) 0.00 0.00 clock reconvergence pessimism 0.00 ^ riscv/dp/pcreg/\_67\_/CLK (DFFASRHQNx1\_ASAP7\_75t\_R) 11.41 11.41 library removal time 11.41 data required time 11.41 data required time -227.19 data arrival time 215.77 slack (MET) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . synthesis hold violation count hold violation count 0 \_\_\_\_\_\_











#### Path Delays





#### **Power Checks**





Also, added group paths to "report\_metrics.tcl" in this version. This helps to check timing paths based on group which is useful when debugging certain paths for causes of timing violation

Timing paths reported for each groups (in2out, rin2reg, reg2out and reg2reg). Here are some snippets of them from 1\_1\_synth\_timing.log

```
synthesis report_checks -path_delay max
                                                                                Startpoint: riscv/dp/pcreg/_89_ (rising edge-triggered flip-flop clocked by clk)
                                                                                Endpoint: dataadr[31] (output port clocked by clk)
Startpoint: instr[4] (input port clocked by clk)
                                                                                Path Group: reg2out
Endpoint: dataadr[31] (output port clocked by clk)
                                                                                Path Type: max
Path Group: in2out
Path Type: max
Startpoint: instr[4] (input port clocked by clk)
                                                                                 Startpoint: riscv/dp/pcreg/_89_ (rising edge-triggered flip-flop clocked by clk)
Endpoint: riscv/dp/rf/_13020_ (falling edge-triggered flip-flop clocked by clk') Endpoint: riscv/dp/rf/_13020_ (falling edge-triggered flip-flop clocked by clk')
Path Group: in2reg
                                                                                 Path Group: reg2reg
Path Type: max
                                                                                 Path Type: max
```



# Limitation of DRC check options



## Challenges

In the OpenROAD flow, DRC checks work on nangate45 and sky130hd with make drc command.

But for asap7, There was no rule file (.lydrc) to run DRC checks

.lydrc file works for Klayout version 0,27.1 or higher but the ORFS was using Klayout 0.26.4



#### **Observation**

- Required files:
  - 6\_final.gds
  - \$(PLATFORM).lydrc
- Output Files:
  - 6\_drc.log
  - 6\_drc\_count.rpt
  - 6\_drc.lyrdb

This file was missing and had to be added from a Third party

If we had those files we could get these outputs and check DRC



#### Work Done to resolve the issue

- To add support for DRC on a new platform \$(PLATFORM):
  - Ensure that a KLayout tech file (.lyt ) exists for the platform. If not, create it.
  - Create (or copy) a KLayout .lydrc file at flow/platforms/\$(PLATFORM)/drc/\$(PLATFORM).lydrc
  - Add the following line to flow/platforms/\$(PLATFORM)/config.mk:

We should then be able to run make DRC and perform DRC checks



# **Flow**





## **Outputs**

- For Riscv32i
  - design found 3313 DRC violation which shown in drc\_count.rpt file and all the violated location and type shown in lyrdb file

#### **Improvements**

 It would be better if the OpenROAD flow had rule files integrated in the flow for more consistent DRC checking



# Lack of Power grid connection to Macro



## **Challenges**

In the OpenROAD flow, for riscv32i design macros were placed but they lacked connection to the design power grid.



#### **Observation**



Analyzing the issue revealed that power stripes for both VDD and VSS at M5 were present above macros but they lacked via connection to macros power grid which is at M4.



#### Work Done to resolve the issue

- To establish power connection to macros, vias are dropped from M5 to M4.
  - This modification is added to the existing powergrid generating script: "flow/platforms/asap7/openRoad/pdn/grid\_strategy-M2-M5-M7.tcl"
  - Thus successfully establishing power connection to macros.



Generation of power via from M5 to M4 to connect power stripe to macros.



```
********************************
# global connections
add_qlobal_connection -net {VDD} -inst_pattern {.*} -pin_pattern {^VDD$} -power
add_global_connection -net {VDD} -inst_pattern {.*} -pin_pattern {^VDDPE$}
add_global_connection -net {VDD} -inst_pattern {.*} -pin_pattern {^VDDCE$}
add_global_connection -net {VSS} -inst_pattern {.*} -pin_pattern {^VSS$} -ground
add_global_connection -net {VSS} -inst_pattern {.*} -pin_pattern {^VSSE$}
global connect
# voltage domains
************************************
set_voltage_domain -name {CORE} -power {VDD} -ground {VSS}
**********************************
# standard cell grid
define_pdn_grid -name {top} -voltage_domains {CORE}
add_pdn_stripe -grid {top} -layer {M1} -width {0.018} -pitch {0.54} -offset {0} -followpins
add_pdn_stripe -grid {top} -layer {M2} -width {0.018} -pitch {0.54} -offset {0} -followpins
#add_pdn_stripe -grid {top} -layer {M5} -width {0.12} -spacing {0.072} -pitch {11.88} -offset {0.300
add_pdn_stripe -grid {top} -layer {M5} -width {0.12} -spacing {0.072} -pitch {14.88} -offset {7.600}
add_pdn_stripe -grid {top} -layer {M6} -width {0.288} -spacing {0.096} -pitch {12} -offset {0.513}
add_pdn_connect -grid {top} -layers {M1 M2}
add_pdn_connect -grid {top} -layers {M2 M5}
add_pdn_connect -grid {top} -layers {M5 M6}
********************************
# macro via connection
***********************************
define_pdn_grid -name {core_macro} -voltage_domains {CORE} -macro -orient {R0 R180 MX MY} -halo {2.0 2.0 2.0 2.0} -default -grid_over_boundary
 add_pdn_connect -grid {core_macro} -layers {M4 M5}
```

The modified "grid\_strategy-M2-M5-M7.tcl" with the suggested macro power via connection.

# Thank You

