# Improved performance through GPU shared memory

## Recall: Matrix multiplication

| $A_{1,1}$        | A <sub>2,1</sub> | A <sub>3,1</sub> | A <sub>4,1</sub> | × | B <sub>1,1</sub> | B <sub>2,1</sub> | B <sub>3,1</sub> | B <sub>4,1</sub> | = | C <sub>1,1</sub> | C <sub>2,1</sub> | C <sub>3,1</sub> | C <sub>4,1</sub> |
|------------------|------------------|------------------|------------------|---|------------------|------------------|------------------|------------------|---|------------------|------------------|------------------|------------------|
|                  |                  | A <sub>3,2</sub> |                  |   | B <sub>1,2</sub> | B <sub>2,2</sub> | B <sub>3,2</sub> | B <sub>4,2</sub> |   |                  |                  | C <sub>3,2</sub> |                  |
| A <sub>1,3</sub> | A <sub>2,3</sub> | A <sub>3,3</sub> | A <sub>4,3</sub> |   | B <sub>1,3</sub> | B <sub>2,3</sub> | B <sub>3,3</sub> | B <sub>4,3</sub> |   | C <sub>1,3</sub> | C <sub>2,3</sub> | C <sub>3,3</sub> | C <sub>4,3</sub> |
| A <sub>1,4</sub> | A <sub>2,4</sub> | A <sub>3,4</sub> | A <sub>4,4</sub> |   | B <sub>1,4</sub> | B <sub>2,4</sub> | B <sub>3,4</sub> | B <sub>4,4</sub> |   | C <sub>1,4</sub> | C <sub>2,4</sub> | C <sub>3,4</sub> | C <sub>4,4</sub> |

Each element of the product is

#### Basic CUDA implementation

```
_global___ void kernel(float* Md, float* Nd, float* Pd, int width) {
       int row = blockIdx.y*TILE_WIDTH + threadIdx.y; //calculate indices of element
       int col = blockIdx.x*TILE_WIDTH + threadIdx.x;
       if(row >= width || col >= width)
                                              //check that indices are in bounds
               return;
       float tmp = 0; //local variable in which to accumulate the answer
       for(int k=0; k < width; ++k)
               tmp += Md[row*width + k] * Nd[k*width+col];
       Pd[row*width+col] = tmp;
}
```

### Tiling

Divide matrix into "tiles" (submatrices)

 A tile of the output matrix depends on a row and a column of tiles respectively from the input matrices



 Reduce memory demand by computing the elements of an output tile together

## Memory in CUDA so far



#### CUDA memory types

- Processors split between multiprocessors (each runs 1 block)
- Multiple types of memory
- Registers are per processor
- Shared memory is per multiprocessor
- Multiprocessors also have caches for constant and texture memory



#### Idea of shared memory implementation

- Use shared memory as programmer managed cache
  - Each block computes a tile of the output matrix
  - Each thread of the block is responsible for one element of the tile
  - Load one tile of each input matrix (1 element per thread), each thread computes their contribution to the output, and then move on to next tiles

#### Idea of shared memory implementation

- Use shared memory as programmer managed cache
  - Each block computes a tile of the output matrix
  - Each thread of the block is responsible for one element of the tile
  - Load one tile of each input matrix (1 element per thread), each thread computes their contribution to the output, and then move on to next tiles
- Between steps, need

syncthreads(); //blocks until all threads in the block reach the call

#### Writing the tiled kernel

```
__global___ void tiledkernel(float* Md, float* Nd, float* Pd, int width) {
    __shared___ float Mds[TILE_WIDTH][TILE_WIDTH];
    __shared___ float Nds[TILE_WIDTH][TILE_WIDTH];
    ...
}
```

Step 1: Allocate the cache to store a tile of each matrix

#### Writing the tiled kernel

Step 2: Figure out the index for which this thread is responsible (Block and tile have the same width)

Figure out the width of the matrix in tiles

## Step 3: Main loop

```
float tmp = 0;
for (int m=0; m < num_tiles; m++) {
```



#### Step 3: Main loop



Step 3a: Load cell of cached submatrices (then wait)

#### Step 3: Main loop

```
float tmp = 0;

for (int m=0; m < num_tiles; m++) {

    if(/* in bounds */)

        Mds[threadIdx.y][threadIdx.x] = ...;

    if(/* in bounds */)

        Nds[threadIdx.y][threadIdx.x] = ...;

    __syncthreads();
```



Step 3a: Load cell of cached submatrices (then wait)

```
for(k=0; k < TILE_WIDTH; k++)

tmp += ...

__syncthreads();
```

Step 3b: Calculate submatrix contribution (then wait)

#### Writing the tiled kernel

Step 4: Write the value into the appropriate cell

#### Performance results



Speed-up = Time for untiled version / time for tiled version