# **Exp. 5: Keyboard Interface**

Submitted by:

Norald Alejo Farnam Adelkhani

November 10, 2016

| Demonstration         |              | /5  |
|-----------------------|--------------|-----|
|                       | Presentation |     |
| Problem:              | analysis     | /2  |
| Design:               | work         | _/5 |
| Results               |              | _/5 |
| Conclusion/Discussion |              | _/1 |
| Total                 | ·            | 720 |

This lab's objective is to learn how to interface a computer keyboard. This is where the PS/2 port is connected to the FPGA. The user sends 8 or 16 data bits by pressing a key on the keyboard and the FPGA displays the corresponding hexadecimal codes. Keys such as the arrow keys or the Ctrl/Alt keys have two transmissions while the rest transmits only one transmission.



DE2-115 Board

### **Hardware Design**

The pre-lab was done by drawing a hardware schematic of how the data will capture the data transmitted by the keyboard. The last two of the data packets will display the data. So one module will acquire data from the keyboard and the other module will display and shift the signals.

## **Verilog Modeling**

The module will begin @ the positive edge of the output then check for stop sequences where if found positive then it will shift in the code. A Reset signal is implemented. The receiver has an always statement triggered @ the negative edge of the ps/2 clock signal. The state is found from the current position in the sequence. If the start bit is 1 then the proceeding 8-bits are put into a buffer and then it checks @ the parity before checking for stop bit.

```
module keyBoard(
                             output reg [6:0] Digi0, Digi1, Digi2, Digi3, // Out to 7-segment display input PS2_CLK, PS2_DAT, // in -- clock/data from PS/2 input [0:0] KEY // Used to reset from board key
  );
 wire new;
wire [7:0] char;
reg [7:0] last, last2;
  receiver M1(.new(new), .char(char), .PS2_CLK(PS2_CLK), .PS2_DAT(PS2_DAT), .reset(!KEY[0]));
 always @ (posedge new or negedge KEY[0]) begin

if (!KEY[0]) begin

Digio = 7'b1111111; // OFF

Digi1 = 7'b1111111; // OFF

Digi2 = 7'b1111111; // OFF

Digi3 = 7'b1111111; // OFF
  end
  else if (char == 8'hFO) begin // only display the last value after the button is released
 if (last == 8'hE0) begin //for displaying code of buttons sending 16-bit signal
    Digi2 = display_driver(last[3:0]);
    Digi3 = display_driver(last[7:4]);
    Digi0 = display_driver(last2[3:0]);
    Digi1 = display_driver(last2[7:4]);
  end
 else begin // current values displayed are shifted
   Digi2 = Digi0;
   Digi3 = Digi1;
   Digi0 = display_driver(last[3:0]);
   Digi1 = display_driver(last[7:4]);
and
        end
 else begin
last2 = last;
last = char;
  end
function [6:0] display_driver;
input [3:0] in;
case (in)
4'b0000: display_driver = 7'b1000000; // 0
4'b0001: display_driver = 7'b111001; // 1
4'b0010: display_driver = 7'b0100100; // 2
4'b0011: display_driver = 7'b0110000; // 2
4'b0011: display_driver = 7'b0110000; // 3
4'b0100: display_driver = 7'b011001; // 4
4'b0101: display_driver = 7'b001001; // 5
4'b0111: display_driver = 7'b000000; // 8
4'b0100: display_driver = 7'b111000; // 7
4'b1000: display_driver = 7'b1000000; // 8
4'b1001: display_driver = 7'b0001000; // 8
4'b1011: display_driver = 7'b0001000; // 8
4'b1011: display_driver = 7'b0001000; // 8
4'b1011: display_driver = 7'b1000100; // 6
4'b1101: display_driver = 7'b1000000; // 8
4'b1101: display_driver = 7'b1000101; // C
4'b1111: display_driver = 7'b000110; // E
4'b1111: display_driver = 7'b000110; // F
end case
end function
 end case
end function
end module
```

#### Results/Verification:

Verification of the functionality of the system is achieved by downloading the verilog code into the FPGA board. The keyboard was connected to the FPGA using the PS/2 port. Each key was tested to see if it matched the corresponding matching data. The 7-segment display of the FPGA board showed the values in hexadecimal format.

The data is inputted through the keyboard. When a key is pressed, the hexadecimal is displayed. Then, when the next key is pressed, the previous data is shifted to the left two signals. For example, when "H" is hit, hexadecimal "33" is displayed on the FPGA board.

#### **Conclusion and Discussion:**

As engineer majors, the ability to use an input using a keyboard is significant in our field of study. This labs gives an powerful illustration on the user and computer interaction. This allows the user to interact with the board and the board then displays the input. The challenge in this assignment was creating a design that captures the data transmitted by the keyboard.

#### Work Breakdown

- Pre-lab assignments were completed individually.
- The laboratory assignment was completed as a team effort.



