## HW3: 2.15 2.16 2.20

| Farnam Adeiknani |  |
|------------------|--|
| 915815724        |  |
| 0.00.0.2.        |  |
|                  |  |
|                  |  |
|                  |  |
|                  |  |
|                  |  |
|                  |  |
|                  |  |
|                  |  |
|                  |  |
|                  |  |
|                  |  |

```
2.15 Given
         wire a = 1'b1; // a = 0
         wire [1:0] b = 2'b10; ((b[1] = 1, b[0] = 0)
         wire [2:0] c = 3'b101; ((c[2] = ((c[1] = 0, C[0] = (
      evaluate
          i. {b, c}
          ii. {a, b, c, 2'b01}
         iii. {a, b[0], c[1]}
[ } operator is used to concatenate two vectors to form a
{ b, c } = lolo1
( {a,b,c,2'bol} = (1010101)
iii. {a, b[o], c[i]} = 100
   2.16 Given 015/03/01 98.122.48.228
         wire [1:0] b = 2'b10; // b[1] = 1, b[0] = 0
         wire [2:0] c = 3'b101; ((c [2] = ( , c() = 0 , c(o) = (
       evaluate
           i. { 4{a} }
          ii. { 4{a}, 2{b} }
         iii. { 4{a}, c}
\{\{a\}\}=0000
11, {4{a}, 2{b}} = 0000 1010
[[: {4{a}, c} = 0000001
```

```
2.20 Given
        reg [7:0] C;
        reg signed [7:0] D;
        reg [7:0] A = 8' shD5; I(A = (1010101)
      evaluate
       i. C = A >> 4
                            Statements are blacking assignments
      ii. C = A >>> 4
                              · RHS evaluated 1st their assignment
      iii. C = A << 4
       iv. C = A <<< 4
      v. D = A >> 4
      vi. D = A >>> 4
                           1. C= A >> 4 ( shift & - unsigned by 4)
      vii. D = A << 4
      viii. D = A <<< 4
                               hence the output is 0000 1101
ii. C = A >>>4 11 Shift Right signed by 4, filled w/ signed bit
                    output is IIII IIOI
iii. C = A < < 4 11 Shift left unsigned by 4, filled up signed but
                     output is 01010000
IV. C = A LCC 4 11 Shift Right signed by 4, filled 0 0 irrespective
                             of rightnest bit
                      output is 0101000
V. D=A>>4 11 shift Right signed by 4, filled of signed bit
                       output is 00001101
Vi. D= A >>>4 || Shift 12. signed by 4, filled w| signed bit
VII. 0 = A 224 11 shift L vasqued by 4, filled w 0
USIN. D=AKKCH 115hiff R signed by 4, filled ) 0 irrespective of Ribit.
                          output is 0101000
```