| Name:   |  |
|---------|--|
| maille. |  |

Computer Science and Engineering 431 (CMPEN 431)

Exam 2

Fall 2022

10/27/2022

| Name: |  |
|-------|--|
| Name. |  |

| Q1    | 15 |  |
|-------|----|--|
| Q2    | 20 |  |
| Q3    | 10 |  |
| Q4    | 10 |  |
| Q5    | 20 |  |
| Q6    | 15 |  |
| Total | 90 |  |

### Note:

You have **1 hour and 15 minutes** to complete the exam.

This exam is **closed notes and book**.

Please write down solution steps for partial credits to be considered.

Please also write you name on top of each page.

I strongly recommend **solving easy problems first**, as problems are not in the order of complexity.

#### Q1. Select True or False (15 pt, 1pt each).

- (True / False) a=3; b=a is a WAR dependence.
- (True) False) WAR and WAW dependences caused by registers can be resolved by register renaming.
- (True False) VLIW has good backward code compatibility.
- (True /False) In an OoO processor, commit of ROB entries can happen out-of-order.
- (True) False) Conservative load-store reordering allows reordering between loads, but loads carnot be reordered with a preceding store.
- (True / False) ILP is the best possible IPC of a hypothetical hardware with infinite resources.
- (True / False) Coarse-grain multithreading (CGMT) can efficiently fill load-use stalls.
- (True) False) In fine-grain multithreading (FGMT), multiple threads share the ALU.
- Irue/ False) If you immediately load from an address that you just stored to in an OoO processor, the load value may come from an LSQ.
- (True (False) SRAM is slower than DRAM but is more energy-efficient.
- (True False) Write-through cache only updates the lower-level cache or memory when the cache block is evicted.
- (True / False) When the program first starts, the cache is empty and will cause a cache miss for any accesses. This is called a compulsory miss.
- (True / False) If a cache hit is 1 cycle, miss penalty is 100 cycles, and 2% of the access misses, AMAT is 3.
- If rue / False) Using a set-associative cache instead of a direct-mapped cache can reduce conflict misses.
- (True /False) As the processor improves, the memory stall due to cache misses becomes less of a problem.

| Name:   |  |
|---------|--|
| maille. |  |

Q2. Consider the MIPS assembly program shown below. Answer the following questions (20pt total).

• Q2-1. Schedule the instructions into VLIW packets to achieve **minimum** number of execution cycles. Assume a 2-issue VLIW, where the first slot can only do ALU/branch operation and the second slot can only do load/store. Put nop for empty slots. You may reorder independent instructions, rename registers, and change the offset of load/store (5pt).

|       |                    | office to the    |
|-------|--------------------|------------------|
| Cycle | ALU/Branch         | Load/Store       |
| 1     | 15. ( ( M ) ) 15 C | 10 \$5, 128(\$1) |
| 2     | 7                  | WP6/ 132(\$1)    |
| 3     | addis1, \$1, -4    | rop              |
| 4     | add \$5, \$5, \$6  | hup              |
| 5     | bne \$1, \$0, L    | Sw \$5, 4(\$1)   |
| 6     |                    |                  |
| 7     |                    |                  |
| 8     |                    |                  |

 Q2-2. Loop unrolling has many benefits. However, it also has its downside. State one disadvantage of loop unrolling (Hint: compiler complexity or compilation time increase is NOT the right answer – it is not that hard for the compiler to do loop unrolling). (5pt)



• Q2-3. Assuming the loop from above can be perfectly unrolled by 2. Write down the MIPS assembly program where the above loop is unrolled by 2. You should merge equivalent instructions or multiple addi instructions to the same register (5pt).

L: In \$5, 128(\$1)

10, \$6, 132(\$1)

10, \$1, 124(\$1)

add \$5, \$5, \$6

add \$1, \$5, \$5

Sw \$7, -4(\$1)

sw \$1, \$1, -8

bne \$1, \$0, L

• Q2-4. Schedule the instructions you wrote in Q2-3 into VLIW packets to achieve **minimum** number of execution cycles. Assume the same constraints as Q2-1 (5pt).

| Cycle | ALU/Branch      | Load/Store       |
|-------|-----------------|------------------|
| 1     | is a little of  | lw \$5, 128(\$1) |
| 2     |                 | In \$6,132(\$1)  |
| 3     | addi 9 5        | ~ \$7,124(\$1)   |
| 4     | 010 5, 85, 56   |                  |
| 5     | add \$1,\$1,\$5 | (\$W \$5, 8(\$1) |
| 6     | hne \$1,40, L   | SW\$7, 4(\$1)    |
| 7     |                 |                  |
| 8     |                 |                  |

| Name:    |  |
|----------|--|
| ivaille. |  |

Q3. Consider a Tomasulo's machine shown below. In the instruction queue, add is the first instruction to be issued, and mul is the last instruction. Reservation station RS1—3 can only hold add/sub instructions, and RS4—6 can only hold mul/div instructions (10pt total).

# Instruction queue

| \$1 | RS 3 |  |
|-----|------|--|
| \$2 | RS5  |  |
| \$3 |      |  |
| \$4 | R52  |  |
| RAT |      |  |

## Register files

| \$1 | 3  |
|-----|----|
| \$2 | -1 |
| \$3 | 2  |
| \$4 | 7  |

|     | ор  | src1 | src2 |
|-----|-----|------|------|
| RS1 | add | 1    | 2    |
| RS2 | Sub | RSI  | RS4  |
| RS3 | add | RS   | 2    |
|     |     |      |      |

|   | ALU (add/sub) | / |
|---|---------------|---|
| ١ |               | 1 |

|     | ор  | src1 | src2 |
|-----|-----|------|------|
| RS4 | div | RS   | 7    |
| RS5 | mul | -    | 2    |
| RS6 |     |      |      |

ALU (mul/div)

### Reservation station & ALUs

- Q3-1. If all the instructions were issued without being dispatched, what would the final reservation station and the RAT would look like? Fill the RAT and the reservation station entries above. If multiple slots in the reservation station is available, always select the slot with the smallest number (Hint: RAT should be filled with RS1—6, the op column of the reservation station should be filled with add/sub/mul/div, and the src1/2 columns of the reservation should be filled with either an integer or RS1—6). (5pt)
- Q3-2. Indicate the order each instruction will be executed (dispatched) in the below table. Write
  1 for the instruction that will execute first, 2 for the instruction that will execute second, etc.
  Note that at most two instructions (one from add/sub, one from mul/div) may execute
  simultaneously and have the same order number. (5pt)

| add \$1, \$2, \$3 | /  |
|-------------------|----|
| div \$4, \$1, \$3 | ٦. |
| sub \$4, \$1, \$4 | 3  |
| add \$1, \$1, \$3 | 2  |
| mul \$2, \$2, \$3 | /  |

#### Q4. Consider the OoO processor with ROB below. (10pt total)

Q4-1. At a certain point, div and add instruction is ready to be executed. Indicate how the ROB, register files, RAT, and the reservation station will be updated after the two instructions are executed and the results are broadcasted. If something needs to be freed, cross it out. If something needs to be added, write it at the correct slot. If something needs to be replaced, cross it out and write the updated value. Assume nothing is committed, and the sub instruction is not executed. (5pt)

|     | ROB |       |                             | F  | Regist | er files         |                       |      |            |
|-----|-----|-------|-----------------------------|----|--------|------------------|-----------------------|------|------------|
| \$2 | 10  | Done! |                             | \$ | §1     | 3                |                       |      |            |
| \$1 | 5   | Pone! |                             | 9  | 52     | -1               |                       |      |            |
| \$4 |     |       |                             | 9  | 3      | 2                |                       |      |            |
| \$1 | 12  | Done. |                             | \$ | 64     | 7                |                       |      |            |
| \$1 | F   | ROB4  |                             |    |        |                  |                       | DOB  | div. 4000  |
| -   |     |       |                             |    |        | 5                |                       | ROB2 | div. 10, 2 |
| \$2 |     | ROB1  | RC                          | B3 | su     | b, <b>ROB</b> 2, | 10                    |      | -          |
| \$3 |     |       | RC                          | B4 |        | add, 10, 2       |                       |      |            |
| \$4 | F   | ROB3  |                             |    |        | <del>\</del>     |                       | _    | <b>+</b>   |
|     | RAT |       | ALU (add/sub) ALU (mul/div) |    |        |                  | _U ( <u>mul</u> /div) |      |            |

• Q4-2. After you broadcast the two instructions from Q4-1, assume you perform a series of commits, as much as possible. Which of the four slots in the ROB can be committed? If there are slots that are filled but cannot be committed in the ROB, explain why. Assume that the sub instruction is still not executed and is in the reservation station. (5pt)



Name: \_\_\_\_\_\_

16 KB

4K

Q5. Consider a direct-mapped cache with 16KB of data. Answer the following questions. Assume a 32-bit address. (20pt total)

• Q5-1. If each cache block is **one word**, indicate how many bits are needed for byte offset, block offset, index, and tag. Indicate the position of each field below. (5pt)



\$16KB 512

• Q5-2. If each cache block is **8 words**, indicate how many bits are needed for byte offset, block offset, index, and tag. Indicate the position of each field below. (5pt)



Name: \_

Q5-3. How many bits are needed for the tag and the valid bit to implement the cache from Q5-1 and Q5-2? (5pt)

 $Q5-2: 512\times(16+186+2566)$ =  $205\times5126=130.5$ Kb

Q5-4. If we keep increasing the block size when the cache capacity is fixed, what will happen to the cache miss rate and why? (Hint: the answer may not be simply "will go down" or "will go up") (5pt)

It will first go down due to

Spatial locality, and

then go up because of the

then go up because of the

treduced number of misses).

(increased conflict misses).

| Name:    |  |
|----------|--|
| ivallic. |  |

Q6. Assume a 2-way set-associative cache shown below. There are 4 sets, and each block is 2 words. (15pt total)

| valid? | tag  | word1     | word0    |
|--------|------|-----------|----------|
| 1      | 2001 | Mem(X)    | Mem(\$)  |
| /      | 1001 | Mem (191) | Mem (18) |
|        | `    | 11/       | 10       |
|        |      |           |          |
|        | Wa   | y 0       |          |
| valid? | tag  | word1 / 7 | word0    |
| /      | 91   | Mem(9)    | Mem(8)   |
|        | 00.  | Mem(3)    | Mem(2)   |
|        |      |           |          |
|        |      |           |          |

Way 1

Q6-1. If memory access pattern is shown as below, indicate whether each access is a cache hit or
a cache miss. If it is a cache miss, indicate into which set of which way it needs to be inserted. If
both ways are available, always insert to way 0. Assume the top of each way is set 0, and the
bottom is set 3. Assume a perfect LRU replacement policy. (10pt)

| Access  | address in bits         | hit/miss ? | where to insert (only for cache misses) |
|---------|-------------------------|------------|-----------------------------------------|
| Mem(0)  | 000 <mark>00</mark> 0xx | miss       | Way, set                                |
| Mem(8)  | 001 <mark>00</mark> 0xx | M195       | Way, set                                |
| Mem(1)  | 000 <mark>00</mark> 1xx | bit        | Way, set                                |
| Mem(17) | 010001xx                | miss       | Way, set                                |
| Mem(18) | 010 <mark>01</mark> 0xx | miss       | Way, set                                |
| Mem(2)  | 000 <mark>010</mark> xx | miss       | Way, set                                |
| Mem(19) | 010 <mark>01</mark> 1xx | hīť        | Way, set                                |
| Mem(3)  | 000011xx                | hit        | Way, set                                |
| Mem(10) | 001 <mark>01</mark> 0xx | miss       | Way <u></u> , set <u></u>               |
| Mem(8)  | 001000xx                | miss       | Way, set                                |
| X       | مع ا                    |            |                                         |
|         | 1 (Mgc.                 |            |                                         |

• Q6-2. Below, draw the final state of the cache. You only need to write the lower 2 bits of the tag. For data, write in the form of Mem(0), Mem(1), etc. (5pt)

| valid? | tag | word1   | word0    |
|--------|-----|---------|----------|
|        | 01  | Mem(9)  | Mem(8)   |
| /      | 01  | Mem(11) | Mem (10) |
|        |     |         | ,        |
|        |     |         |          |
|        |     | Way 0   |          |
| valid? | tag | word1   | word0    |

|   | 6  |         |         |
|---|----|---------|---------|
|   | 16 | Mem(17) | Mem(16) |
| / | 00 | Mem (3) | Mem(2)  |
|   |    |         |         |
|   |    |         |         |

Way 1