| Name:   |  |
|---------|--|
| maille. |  |

## Computer Science and Engineering 431 (CMPEN 431)

Exam 1

Fall 2022

9/27/2022

| Name:    |  |
|----------|--|
| ivallic. |  |

| Q1    | 10  |  |
|-------|-----|--|
| Q2    | 15  |  |
| Q3    | 15  |  |
| Q4    | 15  |  |
| Q5    | 15  |  |
| Q6    | 25  |  |
| Q7    | 15  |  |
| Total | 110 |  |

## Note:

You have  $\underline{\mathbf{1}}$  hour and  $\underline{\mathbf{15}}$  minutes to complete the exam.

This exam is **closed notes and book**.

Please write down solution steps for partial credits to be considered.

Please also write you name on top of each page.

I strongly recommend **solving easy problems first**, as problems are not in the order of complexity.

## Q1. Select True or False (10 pt, 1pt each).

- (True / False) MIPS is a RISC architecture.
- (True / False) In the instruction decode stage of MIPS, registers are read only after the instruction is fully decoded.
- (True / False) In a single-issue pipelined processor (what we learned in class), the ideal CPI is 1.
- (True /False) In general, CPI cannot go below 1.
- (True / False) MIPS uses a separate instruction and data memory to avoid structural hazard.
- (True / False) MIPS uses a separate register file hardware for instruction decode (ID) and writeback (WB) stage to avoid structural hazard.
- (True / False) Data forwarding reduces control hazard.
- (True / False) Even without BTB or branch delay slots, the pipelined MIPS processor we studied do not need to stall if a branch predictor correctly predicts branch not taken.
- (True / false) Even without BTB or branch delay slots, the pipelined MIPS processor we studied do not need to stall if a branch predictor correctly predicts branch taken.
- (True / false) BHT and BTB is accessed only when branch or jump instruction is being executed.

| Name:   |  |
|---------|--|
| maille. |  |

Q2. Answer the following questions (15pt total).

• Q2-1. Write a MIPS assembly program that is equivalent to the following C program. Assume that tmp is stored in register \$10, and the base address of Array is stored in register \$50. (5pt)

5w \$t0, 12 (\$s0)

• Q2-2. From the below MIPS instructions, what value would the 16-bit immediate field of the beq instruction be holding? You can answer in decimals. **Explain your answer briefly**. (5pt)

```
L: add $1, $2, $3
sub $2, $3, $5
andi $2, $2, 1
beq $2, $4, L
lw $2, 0($5)
```

-4

It encodes the number of instructions to branch, counting from the next instruction after beg.

Q2-3: Assume a branch that has the following outcome pattern (T: Taken, N: Not taken). (5pt)
 N N N T N N T N N T T

Assuming a 2-bit predictor with four states of strong not taken (SN), weak not taken (wn), weak taken (wt), and strong taken (ST), how many branches will be predicted correctly if we start



| Name: |  |
|-------|--|
| Name. |  |

Q3. Consider two machines executing the exact same 10,000 instructions (instruction count = 10,000).

Machine A - Single-cycle MIPS processor. Clock cycle time (CCT) is 1000ps.

Machine B - Multi-cycle processor. CCT is 250ps. Instructions take the following number of cycles to finish: Branch (3 cycles), R-type (4 cycles), Load (5 cycles), Store (4 cycles).

Assume that among the 10,000 instructions, 20% is Branch, 50% is R-type, 10% is Load, and 20% is Store. Answer the following questions. (15pt total)

• Q3-1: What is the cycle-per-instruction (CPI) of machine A? (3pt)



• Q3-2: What is the execution time of running the 10,000 instructions on machine A? Answer must be in microseconds (us). (2pt)



• Q3-3: What is the CPI of machine B? (3pt)



| Name: |  |
|-------|--|
| Name. |  |

• Q3-4: What is the execution time of running the 10,000 instructions on machine B? Answer must be in microseconds (us). (2pt)



• Q3-5: What is the speedup of machine B, relative to machine A? Answer in <u>times</u> (e.g., 2x if B is 2 times faster). The answer can be in a form of non-reduced fraction (e.g., something like 4.5/3.7x is fine). (2pt)



• Q3-6: Will machine B always be faster or slower than A, or will it depend on the program you execute? Choose one side and explain briefly. (3pt)



(this page is intentionally left as blank. Use it as needed)

Name: \_\_\_\_\_\_\_

Q4. Below is the diagram of a MIPS single-cycle CPU hardware. No need to explain your answer for this question. (15pt)



• Q4-1: What are each control signal's value, when you run a store? Fill 0, 1, or X (does not matter) below. (4pt)

| RegDst | RegWrite | ALUSrc | MemWrite | MemtoReg | MemRead | Branch | Jump |
|--------|----------|--------|----------|----------|---------|--------|------|
|        | O        |        |          | X        | O       | 0      | D    |

• Q4-2: What operation (e.g., add, sub, and, or, xor) will the ALU execute, when you run a store instruction? (3.5pt)

• Q4-3: What are each control signal's value, when you run a beq instruction? Fill 0, 1, or X (does not matter) below. (4pt)

| RegDst | RegWrite | ALUSrc | MemWrite | MemtoReg | MemRead | Branch | Jump |
|--------|----------|--------|----------|----------|---------|--------|------|
| X      | 0        | 0      | D        | X        | 0       |        | O    |

• Q4-4: What operation (e.g., add, sub, and, or, xor) will the ALU execute, when you run a beq instruction? (3.5pt)

Name: \_\_\_\_\_

Q5: Below is the diagram of a MIPS single-cycle CPU hardware. (15pt)



Assume you want to design a new store-constant-with-reg-offset (**stcr**) instruction, which stores the 32bit sign-extended immediate value to the memory. The memory address to use for the store is calculated by adding the values in the register \$rs and \$rt. In other words,

MEM[REG[\$rs] + REG[\$rt]] <- SignExtend(imm)</pre>

On the provided diagram, show how stcr instruction can be supported by adding new control signals, muxes, wires, and gates. You <u>MUST NOT</u> add a new adder and use the existing ALU if any addition is needed. Also, show what the value of each of the control signals below must be, as well as any new control signals you added.

| RegDst | RegWrite | ALUSrc | MemWrite | MemtoReg | MemRead | Branch | Jump | ster |
|--------|----------|--------|----------|----------|---------|--------|------|------|
| X      | 0        | C      |          | X        |         | 0      | 0    | 1    |

(this page is intentionally left as blank. Use it as needed)

| Name: |
|-------|
|-------|

Q6: Assume a 5-stage MIPS pipeline with Fetch (F), Decode (D), Execute (E), Memory (M), and Writeback (W) stage. Read the below questions and fill the pipeline diagram. Show a stalled stage with a lowercase alphabet. \*Showing the potential data hazard (register read-after-write dependence) and forwarding in the diagram is not necessary, but you will get a partial credit if you do so correctly, in case your answer is incorrect (if you get the answer correctly no need to draw the dependence and forwarding). Assume that the registers are already ready if an instruction writing to that register is not shown. No need to explain your answer. (25pt)

 Q6-1: Fill the pipeline diagram, assuming NO forwarding support at all. The decode stage will be stalled until the necessary register values are written back. (Hint: as we learned in class, register writeback happens at the first half of the cycle, and register read happens at the second half of the cycle). (5pt)

| 0 | 1      | 2          | 3              | 4                           | 5                                          | 6                                              | 7                          | 8                            | 9                              | 10                             | 11                                  | 12                          | 13                                            | 14                             | 15                                  | 16                                              | 17                                              | 18                        |
|---|--------|------------|----------------|-----------------------------|--------------------------------------------|------------------------------------------------|----------------------------|------------------------------|--------------------------------|--------------------------------|-------------------------------------|-----------------------------|-----------------------------------------------|--------------------------------|-------------------------------------|-------------------------------------------------|-------------------------------------------------|---------------------------|
| F | D      | F          | 7              | 3                           |                                            |                                                |                            |                              |                                |                                |                                     |                             |                                               |                                |                                     |                                                 |                                                 |                           |
|   | 4      | d          | 9              | D                           | E                                          | M                                              | V                          | 1-                           |                                |                                |                                     |                             |                                               |                                |                                     |                                                 |                                                 |                           |
|   |        | 4          | 4              | F                           | d                                          | 9                                              | $\mathcal{O}$              | t                            | M                              | W                              |                                     |                             |                                               |                                |                                     |                                                 |                                                 |                           |
|   |        |            |                |                             | t                                          | 4                                              | T                          | 9                            | 7                              | 0                              | E                                   | M                           | W                                             |                                |                                     | ,                                               |                                                 |                           |
|   |        |            |                |                             |                                            |                                                |                            | F                            | 7                              | 7                              | 4                                   | 7                           |                                               | E                              | 1                                   | W                                               |                                                 |                           |
|   | 0<br>F | 0 1<br>F D | 0 1 2<br>F D F | 0 1 2 3<br>F D F M<br>F d d | 0 1 2 3 4<br>F D F M W<br>F d d D<br>F F F | 0 1 2 3 4 5<br>F D F M W<br>F d d D F<br>F F d | 0 1 2 3 4 5 6<br>F D F M W | 0 1 2 3 4 5 6 7<br>F D F M W | 0 1 2 3 4 5 6 7 8<br>F D F M W | 0 1 2 3 4 5 6 7 8 9  F D F M W | 0 1 2 3 4 5 6 7 8 9 10<br>F D F M W | FDEMW<br>FddDEMW<br>FFFJJDE | F D E M W C C C C C C C C C C C C C C C C C C | FDEMW<br>FdddDEMW<br>FFFJJDEMW | F D E M W F A A D E M W F A A A D E | F D E M W F T T T T T T T T T T T T T T T T T T | F D E M W F T T T T T T T T T T T T T T T T T T | F D E M W D E M W D E M W |

• Q6-2: Fill the pipeline diagram, only assuming forwarding support from EX/MEM and MEM/WB stage registers to the input of the ALU (E stage), as we've learned in class. (Hint: We do not assume any forwarding support to the input to the M stage). (5pt)

|                   |   |   | ··· , | • • • • • • |   | 8   | P   P   P |   |   | 10 0.0 |    |    |    | /· (-  - | -, |    |    |    |    |
|-------------------|---|---|-------|-------------|---|-----|-----------|---|---|--------|----|----|----|----------|----|----|----|----|----|
|                   | 0 | 1 | 2     | 3           | 4 | 5   | 6         | 7 | 8 | 9      | 10 | 11 | 12 | 13       | 14 | 15 | 16 | 17 | 18 |
| lw \$1, 0(\$2)    | F | D | F     | Ž           | 3 |     |           |   |   |        |    |    |    |          |    |    |    |    |    |
| add \$2, \$1, \$3 |   | F | 4     | þ,          | F | 2   | 8         |   |   |        |    |    |    |          |    |    |    |    |    |
| lw \$4, 0(\$2)    |   |   | 7     | F           | 3 | JE. | Ž         | 3 |   |        |    |    |    |          |    |    |    |    |    |
| add \$5, \$4, \$3 |   |   |       |             | F | 7   | D         | F | 2 | W      |    |    |    |          |    |    |    |    |    |
| sw \$5, 0(\$6)    |   |   |       |             | • | 4   | F         | 4 | 7 | Ď      | F  | M  | W  |          |    |    |    |    |    |



Of same answer w/ Q6-3 TS
also correct

| Name:   |  |
|---------|--|
| Marric. |  |

• Q6-3: Fill the pipeline diagram, assuming full forwarding support, including forwarding into the input of the M stage. (Hint: forwarding can happen to the input of the E and M stage). (5pt)

|                   | 0 | 1 | 2  | 3 | 4  | 5  | 6 | 7  | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 |
|-------------------|---|---|----|---|----|----|---|----|---|---|----|----|----|----|----|----|----|----|----|
| lw \$1, 0(\$2)    | F | 1 | F, | M | 5  |    |   |    |   |   |    |    |    |    |    |    |    |    |    |
| add \$2, \$1, \$3 |   | 4 | 7  | Ò | F. | M  | 3 |    |   |   |    |    |    |    |    |    |    |    |    |
| lw \$4, 0(\$2)    |   |   | 4  | É | Y  | 4  | Ž | 3  |   |   |    |    |    |    |    |    |    |    |    |
| add \$5, \$4, \$3 |   |   |    |   | 狚  | 10 | Ď | ľ  | 5 | 3 |    |    |    |    |    |    |    |    |    |
| sw \$5, 0(\$6)    |   |   |    |   |    | 7  | F | D. | 4 | M | 8  |    |    |    |    |    |    |    |    |

• Q6-4: Fill the pipeline diagram. Assume **branch decision is made at the M stage** (unoptimized branch hardware). Assume **full forwarding**. Assume the branch is **taken**, but the branch predictor **mispredicts** and try to execute the next instruction sequentially. Put FL when an instruction is flushed. (Hint: FL should come at the same cycle (column) with beq's M stage). (5pt)

|                         | 0 | 1 | 2   | 3 | 4  | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 |
|-------------------------|---|---|-----|---|----|---|---|---|---|---|----|----|----|----|----|----|----|----|----|
| add \$1, \$1, \$1       | F | 0 | FI  | 2 | 3  |   |   |   |   |   |    |    |    |    |    |    |    |    |    |
| beq <b>\$1</b> , \$2, L |   | Ĺ | 20  | 4 | 5  | 5 |   |   |   |   |    |    |    |    |    |    |    |    |    |
| addi \$3, \$4, 5        |   | • | II. | 6 | FL | • |   |   |   |   |    |    |    |    |    |    |    |    |    |
| L: addi \$5, \$4, 7     |   |   |     | F | FL | F | 7 | E | 8 | V |    |    |    |    |    |    |    |    |    |

Q6-5: Fill the pipeline diagram. Assume branch decision is made at the D stage (early-branch decision). Assume full forwarding. Assume the branch is taken, but the branch predictor mispredicts and try to execute the next instruction sequentially. Put FL when an instruction is flushed. (Hint: FL should come at the same cycle (column) with beg's D stage). (5pt)

|                     | 0 | 1 | 2 | 3  | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 |
|---------------------|---|---|---|----|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|
| add \$1, \$1, \$1   | F | 2 | F | Ś  | 3 |   |   |   |   |   |    |    |    |    |    |    |    |    |    |
| beq \$1, \$2, L     |   | H | 7 | 7  | 十 | M | 3 |   |   |   |    |    |    |    |    |    |    |    |    |
| addi \$3, \$4, 5    |   |   | + | 4  |   |   |   |   |   |   |    |    |    |    |    |    |    |    |    |
| L: addi \$5, \$4, 7 |   |   |   | FL | H |   | E | M | V |   |    |    |    |    |    |    |    |    |    |

| NIa ma a . |  |  |
|------------|--|--|
| Name:      |  |  |

Q7: Below is a pseudo-code for data forwarding from MEM/WB state register to the input of the ALU. Answer the below questions. (15pt)

```
if (MEM/WB.RegWrite and (MEM/WB.RegisterRd != 0))

and (MEM/WB.RegisterRd == ID/EX.RegsterRs)

and !((EX/MEM.RegWrite and (EX/MEM.RegisterRd != 0)) and (EX/MEM.RegisterRd == ID/EX.RegisterRs)))

ForwardA = 01
```

• Q7-1: Explain briefly what code (1) (MEM/WB.RegWrite) is checking. (5pt)

Checks if the instruction currently running in the MEM/WB stage will write to a register (R-type or I-type other than the store).

• Q7-2: Explain briefly what code ② (MEM/WB.RegisterRd == ID/EX.RegsterRs) is checking. (5pt)

Checks if the register the instruction in the MEM/WB stage is writing to is the same as the (first) source register of the instruction in ID/EX stage (i.e., if there will be a data hazard).

• Q7-3: Explain briefly what code (3) (! ((EX/MEM.RegWrite and (EX/MEM.RegisterRd != 0)) and (EX/MEM.RegisterRd == ID/EX.RegisterRs))) is checking. (5pt)

Checks if there will be any forwarding from the EX/MEM stage (only forward from the MEM/WB stage if there is no forwarding from the EX/MEM stage)