## Task1: Gate Level Full Adder

Here is the schematic and simulation result of task1,



Figure 1: Schematic for task1



Figure 2: Simulation for task1

Then I will describe how full adder works. First we can get the truth table of it.

| Cin | A | В | Cout | Sum |
|-----|---|---|------|-----|
| 0   | 0 | 0 | 0    | 0   |
| 0   | 0 | 1 | 0    | 1   |
| 0   | 1 | 0 | 0    | 1   |
| 0   | 1 | 1 | 1    | 0   |
| 1   | 0 | 0 | 0    | 1   |
| 1   | 0 | 1 | 1    | 0   |
| 1   | 1 | 0 | 1    | 0   |
| 1   | 1 | 1 | 1    | 1   |

By drawing K-maps, we can get the result of Cout and Sum,

$$Cout = AB + CinB + CinA$$
 
$$Sum = A \oplus B \oplus C$$

So we can get this schematic and the simulation result is true.

## Task2: Ripple Carry Adder

Here is the schematic and simulation result of task3,



Figure 3: Schematic for task2



Figure 4: Simulation for task2

Then I will describe how ripple adder works. The ripple carry adder just do what full adder did but it can calculate several bits numbers. It will calculate from low digit to high digit. The Cout of low digit will be the Cin for the next digit and then we can get the final result.

## Task3: Carry Select Adder

Here is the schematic and simulation result of task3,



Figure 5: Schematic for task3



Figure 6: Simulation for task3

Then I will describe how carry select adder works. For example, if we calculate two 8 bits binary number. We can first assume Cin=0 or Cin=1 to add the upper four digits. At the same time, we can calculate the lower four digits and get a Cout from this calculation. Then we use a 4 bits 2:1 MUX to decide which is the real sum of the upper four digits. Besides, we need a 1 bit 2:1 MUX to decide which is the real Cout.

## Task4: ALU

Here is the schematic and simulation result of task4,



Figure 7: Schematic for task4



Figure 8: Simulation for task4

In the Pro1.v, I write four functions to simulate the bit adder process and catch the Carryin and Carryout. The first comparing function is used for compare. If input A larger than input B, it will return 1. Otherwise, return 0. The function BitAdder is used to calculate if there



Figure 9: block diagram for task4.2

is the Carryout after the 1-bit calculation. The main idea is that if the result of bitA plus bitB plus Carryin is larger than 1, it will produce a Carryout 1. Otherwise, it produces 0. The Carryin of the lowest bit adder is equal to 0. The third and forth function Calcout and Calcin aims to simulate the process of four-bit adder. During these two processes, we will catch the final Carryout and last-bit Carryin as the output.

After that, I write an always-case block to determine the way of processing input A and input B, based on the given input OPCODE. At the end, output the flag based on the different case. 1. If Y is smaller than 0, flag N = 1; 2. If Y = 0, flag Z = 1; 3. If Carryout = 1, flag C = 1; 4. If Carryout != Carryin, flag V = 1;

In the TopModuleCorrected.v, I combine the input with 12 switches and output with 4 leds and seven-segment display. Using three always block to show the output Y in hex on seven-segment display. I follow the instruction: https://www.fpga4student.com/2017/09/seven-segment-led-display-controller-basys3-fpga.html