## Arquitetura do Conjunto de Instruções

## Discentes: Fábio Leoli Junior Fernando Chalita Cavalcanti Mansur

| Instrução | OpCode | Formato da Inst.                                                                                   |
|-----------|--------|----------------------------------------------------------------------------------------------------|
| ADD       | 000000 | $C_5C_4C_3C_2C_1C_0 \ RD_1RD_0RS1_1RS1_0RS2_1RS2_0XXXX$                                            |
| SUB       | 000001 | $C_5C_4C_3C_2C_1C_0 \ RD_1RD_0RS1_1RS1_0RS2_1RS2_0XXXX$                                            |
| AND       | 000010 | $C_5C_4C_3C_2C_1C_0 \ RD_1RD_0RS1_1RS1_0RS2_1RS2_0XXXX$                                            |
| OR        | 000011 | $C_5C_4C_3C_2C_1C_0 \ RD_1RD_0RS1_1RS1_0RS2_1RS2_0XXXX$                                            |
| XOR       | 000100 | $C_5C_4C_3C_2C_1C_0 \ RD_1RD_0RS1_1RS1_0RS2_1RS2_0XXXX$                                            |
| CMP       | 000101 | $C_5C_4C_3C_2C_1C_0 \ RS1_1RS1_0RS2_1RS2_0XXXXXX$                                                  |
| CMPU      | 000110 | $C_5C_4C_3C_2C_1C_0 \ RS1_1RS1_0RS2_1RS2_0XXXXXX$                                                  |
| SLL       | 000111 | $C_5C_4C_3C_2C_1C_0 \ RD_1RD_0RS1_1RS1_0RS2_1RS2_0XXXX$                                            |
| SLR       | 001000 | $C_5C_4C_3C_2C_1C_0 \ RD_1RD_0RS1_1RS1_0RS2_1RS2_0XXXX$                                            |
| SRA       | 001001 | $C_5C_4C_3C_2C_1C_0 \ RD_1RD_0RS1_1RS1_0RS2_1RS2_0XXXX$                                            |
| IN        | 001010 | $C_5C_4C_3C_2C_1C_0 \ RD_1RD_0RI_0XXXXXXXX$                                                        |
| OUT       | 001011 | $C_5C_4C_3C_2C_1C_0\ RD_1RD_0RO_0XXXXXXXX$                                                         |
| MOV       | 001100 | $C_5C_4C_3C_2C_1C_0 \ RD_1RD_0RS1_1RS1_0XXXXXX$                                                    |
| ADDI      | 0100   | $C_3C_2C_1C_0 RD_1RD_0RS1_1RS1_0I_7I_6I_5I_4I_3I_2I_1I_0$                                          |
| ANDI      | 0101   | $C_3C_2C_1C_0 RD_1RD_0RS1_1RS1_0I_7I_6I_5I_4I_3I_2I_1I_0$                                          |
| ORI       | 0110   | $C_3C_2C_1C_0 RD_1RD_0RS1_1RS1_0I_7I_6I_5I_4I_3I_2I_1I_0$                                          |
| XORI      | 0111   | $C_3C_2C_1C_0 RD_1RD_0RS1_1RS1_0I_7I_6I_5I_4I_3I_2I_1I_0$                                          |
| LOAD      | 1000   | $C_{3}C_{2}C_{1}C_{0}\ RD_{1}RD_{0}RS1_{1}RS1_{0}OS_{7}OS_{6}OS_{5}OS_{4}OS_{3}OS_{2}OS_{1}OS_{0}$ |

| STORE | 1001 | $C_{3}C_{2}C_{1}C_{0} RS2_{1}RS2_{0}RS1_{1}RS1_{0}OS_{7}OS_{6}OS_{5}OS_{4}OS_{3}OS_{2}OS_{1}OS_{0}$ |
|-------|------|-----------------------------------------------------------------------------------------------------|
| JMP   | 1010 | $C_{3}C_{2}C_{1}C_{0}\ X\ OS_{10}OS_{9}OS_{8}OS_{7}OS_{6}OS_{5}OS_{4}OS_{3}OS_{2}OS_{1}OS_{0}$      |
| BEQ   | 1100 | $C_{3}C_{2}C_{1}C_{0} RS2_{1}RS2_{0}RS1_{1}RS1_{0}OS_{7}OS_{6}OS_{5}OS_{4}OS_{3}OS_{2}OS_{1}OS_{0}$ |
| BLT   | 1101 | $C_{3}C_{2}C_{1}C_{0} RS2_{1}RS2_{0}RS1_{1}RS1_{0}OS_{7}OS_{6}OS_{5}OS_{4}OS_{3}OS_{2}OS_{1}OS_{0}$ |
| ВНТ   | 1110 | $C_{3}C_{2}C_{1}C_{0} RS2_{1}RS2_{0}RS1_{1}RS1_{0}OS_{7}OS_{6}OS_{5}OS_{4}OS_{3}OS_{2}OS_{1}OS_{0}$ |