

MSc in Computer Engineering Electronic systems

## FIR low pass filter

Project discussion and VHDL implementation

Gioele Carignani

2017/2018

# $\mathbf{Index}$

| 1        | Intr | oduction               | 2 |
|----------|------|------------------------|---|
|          | 1.1  | Filter Design          | 4 |
|          | 1.2  | Applications           | 4 |
| <b>2</b> |      | hitectures             | 4 |
|          | 2.1  | Direct form            | 2 |
|          | 2.2  | Transposed form        | 4 |
|          | 2.3  | Transposed form        | ! |
|          | 2.4  | Cascade form           | ( |
| 3        | Imp  | elemented Architecture |   |
| 4        | Inte | eger conversion        |   |
|          | 4.1  | Output size            | ć |
| 5        | Tes  | t Plan                 | 9 |
|          | 5.1  | Size limits            | ( |

#### 1 Introduction

In signal processing, a finite impulse response (FIR) filter is a filter whose impulse response, or response to any other finite length input, is of finite duration, because it settles to zero in finite time. The impulse response of an Nth-order discrete-time FIR filter lasts exactly N+1 samples (from first nonzero element through last nonzero element) before it then settles to zero. For a causal discrete-time FIR filter of order N, each value of the output sequence is a weighted sum of the most recent input values:

$$y[n] = \sum_{i=0}^{N} c_i \cdot x[n-i] \tag{1}$$

#### 1.1 Filter Design

When a particular frequency response is desired, several different design methods are possible, for example:

- Window design method: we first design an ideal IIR filter and then truncate the result by multiplying it with a finite length window function.
- Frequency Sampling method: this technique is the most direct technique imaginable when a desired frequency response has been specified. It consists simply of uniformly sampling the desired frequency response, and performing an inverse DFT to obtain the corresponding (finite) impulse response.
- Parks-McClellan method: The Remez exchange algorithm is commonly used to find an optimal equiripple set of coefficients. Here the user specifies a desired frequency response, a weighting function for errors from this response, and a filter order N. The algorithm then finds the set of N+1 coefficients that minimize the maximum deviation from the ideal.

### 1.2 Applications

Finite-impulse response (FIR) digital filter is widely used in several digital signal processing applications, such as speech processing, loud speaker equalization, echo cancellation, adaptive noise cancellation, and various communication applications, including software-defined radio (SDR) and so on. Many of these applications require FIR filters of large order to meet the stringent frequency specifications. Very often these filters

need to support high sampling rate for high-speed digital communication. The number of multiplications and additions required for each filter output, however, increases linearly with the filter order.

## 2 Architectures

We can have different type of architectures depending on the speed and power constraints. To fulfill the constraints we can:

- Reduce total number of operations, in particular multiplications that are heavier
- Fixed-point arithmetic is cheaper and faster
- The area of a fixed point parallel multiplier is proportional to the product of the coefficient and data word lengths one could try to reduce their word length

Suppose we want to realize a filter of order N.

#### 2.1 Direct form

This structure requires N memory locations for storing previous inputs and in terms of complexity it does N+1 multiplications and N additions. For building this structure we simply use the definition 1



Figure 1: scheme of direct form

#### 2.2 Transposed form

This structure is very similar at the first look w.r.t. the previous one but in the former there was a big addition in the end, here instead there is a set of small additions separated by delay elements.



Figure 2: scheme of transposed form

#### 2.3 Symmetric taps (linear phase)

FIR filters are often designed to have symmetry in the filter taps so we can exploit this symmetry in order to reduce the number of multiplications.

$$y[n] = c_0(x[n] + x[0]) + c_1(x[n-1] + x[1]) + \dots + c_{N/2}(x[N/2])$$

The last term of the previous equation is needed only if N is even. With this type of implementation the number of multiplications is reduced to  $\lfloor N/2+1 \rfloor$ 



Figure 3: direct form with symmetric taps

#### 2.4 Cascade form

We express the transfer function as products of second-order polynomial system functions via factorization:

$$H(z) = \frac{y[n]}{x[n]} = \sum_{i=0}^{N} c_i z^{-i} = \prod_{i=1}^{M_c} (\beta_{0i} + \beta_{1i} z^{-1} + \beta_{2i} z^{-2})$$
 (2)

Where  $M_c = \lfloor (N+1)/2 \rfloor$ . Assuming that N is even, this implementation needs N storage elements,  $\frac{3N}{2}$  multiplications and N additions for each output value.



Figure 4: cascade form

To save computational complexity, we express (2) as:

$$H(z) = G \prod_{i=1}^{M_c} (1 + \beta'_{1i} z^{-1} + \beta'_{2i} z^{-2})$$
(3)

where  $G = \beta_{01}\beta_{02}\cdots\beta_{0M_c}$ ,  $\beta'_{1i} = \beta_{1i}/\beta_{0i}$ ,  $i = 1, 2, \cdots, M_c$  in this way all  $\beta_{0i}$  are normalized to 1 as one can see in (3). Assuming that N is even we need N delay elements, (N+1) multiplications and N additions, for computing each output value.



Figure 5: cascade form with lower complexity

# 3 Implemented Architecture

After analyzing the different architectures the transposed form was implemented due to its overall realization simplicity and it is the architecture that has the shortest path registry-logic-registry hence it permits to reduce the timing on the critical path and increase the clock frequency reachable when the VHDL code will be mapped on FPGA. A drawback w.r.t. the direct form is that this solution brings a higher latency for the input data that will have to traverse the entire registry chain, nevertheless once the nework is at regime it will output new data per each clock cycle.

# 4 Integer conversion

The coefficients that are doubles had to be converted to integer on 16 bits through the following script:

```
\begin{array}{ll} 1 & b = 16; \\ 2 & lsb = -(-1) \ / \ (2^(b-1)); \\ 3 & coeff = [0.0135, 0.0785, 0.2409, 0.3344, 0.2409, 0.0785, 0.0135] \ '; \\ 4 & c_i = round(coeff/lsb); \% integer coefficients \end{array}
```

## 4.1 Output size

To realize the transposed architecture the result had to be sized:

$$\left\lceil log_2(2^{b-1}) * \sum_{i=0}^{N} coeff_i \right\rceil \tag{4}$$

Equation 4 returned a value for the output dimension of 31 bits.

## 5 Test Plan

In order to test the effectiveness of the filter the mathematical limits given by the size of the input and on the coefficient values had to be tested. To ease the testing of the filter with different inputs the test bench reads/writes data from/to file.

#### 5.1 Size limits

To stress out the size limits computed in section 4.1 the filter has been feeded with maximum value in modulus i.e.  $(-2^(b-1) = -32768)$  repeated continuously and checked if the output corresponded to the value given by applying in Matlab expression 1, the results can be seen in the following figure:



Figure 6: We can see how at regime the network output corresponds to the value returned by matlab