# The MyHDL manual

Release 0.5.1

Jan Decaluwe

May 1, 2006

Email: jan@jandecaluwe.com

Copyright © 2003-2006 Jan Decaluwe. All rights reserved.

#### **Abstract**

The goal of the MyHDL project is to empower hardware designers with the elegance and simplicity of the Python language.

MyHDL is a free, open-source (LGPL) package for using Python as a hardware description and verification language. Python is a very high level language, and hardware designers can use its full power to model and simulate their designs. Moreover, MyHDL can convert a design to Verilog. In combination with an external synthesis tool, it provides a complete path from Python to a silicon implementation.

### Modeling

Python's power and clarity make MyHDL an ideal solution for high level modeling. Python is famous for enabling elegant solutions to complex modeling problems. Moreover, Python is outstanding for rapid application development and experimentation.

The key idea behind MyHDL is the use of Python generators to model hardware concurrency. Generators are best described as resumable functions. In MyHDL, generators are used in a specific way so that they become similar to always blocks in Verilog or processes in VHDL.

A hardware module is modeled as a function that returns any number of generators. This approach makes it straightforward to support features such as arbitrary hierarchy, named port association, arrays of instances, and conditional instantiation.

Furthermore, MyHDL provides classes that implement traditional hardware description concepts. It provides a signal class to support communication between generators, a class to support bit oriented operations, and a class for enumeration types.

Simulation and Verification

The built-in simulator runs on top of the Python interpreter. It supports waveform viewing by tracing signal changes in a VCD file.

With MyHDL, the Python unit test framework can be used on hardware designs. Although unit testing is a popular modern software verification technique, it is not yet common in the hardware design world, making it one more area in which MyHDL innovates.

MyHDL can also be used as hardware verification language for VHDL and Verilog designs, by co-simulation with traditional HDL simulators.

### Conversion to Verilog

The converter to Verilog works on an instantiated design that has been fully elaborated. Consequently, the original design structure can be arbitrarily complex.

The converter automates certain tasks that are tedious or hard in Verilog directly. Notable features are the possibility to choose between various FSM state encodings based on a single attribute, the mapping of certain high-level objects to RAM and ROM descriptions, and the automated handling of signed arithmetic issues.

# **CONTENTS**

| 1 | Back  | Background information                                            |  |  |  |  |  |  |
|---|-------|-------------------------------------------------------------------|--|--|--|--|--|--|
|   | 1.1   | Prerequisites                                                     |  |  |  |  |  |  |
|   | 1.2   | A small tutorial on generators                                    |  |  |  |  |  |  |
|   | 1.3   | About decorators                                                  |  |  |  |  |  |  |
| 2 | Intro | oduction to MyHDL                                                 |  |  |  |  |  |  |
|   | 2.1   | A basic MyHDL simulation                                          |  |  |  |  |  |  |
|   | 2.2   | Signals, ports, and concurrency                                   |  |  |  |  |  |  |
|   | 2.3   | Parameters and hierarchy                                          |  |  |  |  |  |  |
|   | 2.4   | Bit oriented operations                                           |  |  |  |  |  |  |
|   | 2.5   | Some remarks on MyHDL and Python                                  |  |  |  |  |  |  |
|   | 2.6   | Summary and perspective                                           |  |  |  |  |  |  |
|   | Mod   | leling techniques                                                 |  |  |  |  |  |  |
|   | 3.1   | Structural modeling                                               |  |  |  |  |  |  |
|   | 3.2   | RTL modeling                                                      |  |  |  |  |  |  |
|   | 3.3   | High level modeling                                               |  |  |  |  |  |  |
| 4 | Unit  | testing 39                                                        |  |  |  |  |  |  |
| • | 4.1   | Introduction                                                      |  |  |  |  |  |  |
|   | 4.2   | The importance of unit tests                                      |  |  |  |  |  |  |
|   | 4.3   | Unit test development                                             |  |  |  |  |  |  |
| 5 | Coo   | Co-simulation with Verilog and VHDL                               |  |  |  |  |  |  |
| 3 | 5.1   | simulation with Verilog and VHDL     47       Introduction     47 |  |  |  |  |  |  |
|   | 5.2   | The HDL side                                                      |  |  |  |  |  |  |
|   | 5.3   | The MyHDL side                                                    |  |  |  |  |  |  |
|   | 5.4   | Restrictions                                                      |  |  |  |  |  |  |
|   | 5.5   | Implementation notes                                              |  |  |  |  |  |  |
|   |       | •                                                                 |  |  |  |  |  |  |
| 6 |       | version to Verilog 55                                             |  |  |  |  |  |  |
|   | 6.1   | Introduction                                                      |  |  |  |  |  |  |
|   | 6.2   | Solution description                                              |  |  |  |  |  |  |
|   | 6.3   | Features                                                          |  |  |  |  |  |  |
|   | 6.4   | The convertible subset                                            |  |  |  |  |  |  |
|   | 6.5   | Methodology notes                                                 |  |  |  |  |  |  |
|   | 6.6   | Converter usage                                                   |  |  |  |  |  |  |
|   | 6.7   | Known issues                                                      |  |  |  |  |  |  |

| 7  | Reference |                       |    |  |  |
|----|-----------|-----------------------|----|--|--|
|    | 7.1       | Simulation            | 75 |  |  |
|    | 7.2       | Modeling              | 76 |  |  |
|    | 7.3       | Co-simulation         | 81 |  |  |
|    | 7.4       | Conversion to Verilog | 81 |  |  |
| In | dex       |                       | 83 |  |  |

**CHAPTER** 

**ONE** 

## Background information

### 1.1 Prerequisites

You need a basic understanding of Python to use MyHDL. If you don't know Python, don't worry: it it is one of the easiest programming languages to learn <sup>1</sup>. Learning Python is one of the best time investments that engineering professionals can make <sup>2</sup>.

For starters, http://www.python.org/doc/current/tut/tut.html is probably the best choice for an online tutorial. For alternatives, see http://www.python.org/doc/Newbies.html.

A working knowledge of a hardware description language such as Verilog or VHDL is helpful.

Code examples in this manual are sometimes shortened for clarity. Complete executable examples can be found in the distribution directory at 'example/manual/'.

## 1.2 A small tutorial on generators

Generators are a relatively recent Python feature. They were introduced in Python 2.2. Because generators are the key concept in MyHDL, a small tutorial is included a here.

Consider the following nonsensical function:

```
def function():
    for i in range(5):
        return i
```

You can see why it doesn't make a lot of sense. As soon as the first loop iteration is entered, the function returns:

```
>>> function()
0
```

Returning is fatal for the function call. Further loop iterations never get a chance, and nothing is left over from the function call when it returns.

To change the function into a generator function, we replace return with yield:

<sup>&</sup>lt;sup>1</sup>You must be bored by such claims, but in Python's case it's true.

<sup>&</sup>lt;sup>2</sup>I am not biased.

```
def generator():
    for i in range(5):
        yield i
```

Now we get:

```
>>> generator()
<generator object at 0x815d5a8>
```

When a generator function is called, it returns a generator object. A generator object supports the iterator protocol, which is an expensive way of saying that you can let it generate subsequent values by calling its next() method:

```
>>> g = generator()
>>> g.next()
0
>>> g.next()
1
>>> g.next()
2
>>> g.next()
3
>>> g.next()
4
>>> g.next()
Traceback (most recent call last):
   File "<stdin>", line 1, in ?
StopIteration
```

Now we can generate the subsequent values from the for loop on demand, until they are exhausted. What happens is that the yield statement is like a return, except that it is non-fatal: the generator remembers its state and the point in the code when it yielded. A higher order agent can decide when to get the next value by calling the generator's next() method. We say that generators are *resumable functions*.

If you are familiar with hardware description languages, this may ring a bell. In hardware simulations, there is also a higher order agent, the Simulator, that interacts with such resumable functions; they are called *processes* in VHDL and *always blocks* in Verilog. Similarly, Python generators provide an elegant and efficient method to model concurrency, without having to resort to some form of threading.

The use of generators to model concurrency is the first key concept in MyHDL. The second key concept is a related one: in MyHDL, the yielded values are used to specify the conditions on which the generator should wait before resuming. In other words, yield statements work as general sensitivity lists.

For more info about generators, consult the on-line Python documentation, e.g. at <a href="http://www.python.org/doc/2.2.2/whatsnew">http://www.python.org/doc/2.2.2/whatsnew</a>.

### 1.3 About decorators

Python 2.4 introduced a new feature called decorators. MyHDL 0.5 takes advantage of this new feature by defining a number of decorators that facilitate hardware descriptions. However, many users may not yet be familiar with decorators. Therefore, an introduction is included here.

A decorator consists of special syntax in front of a function declaration. It refers to a decorator function. The decorator function automatically transforms the declared function into some other callable object.

A decorator function deco is used in a decorator statement as follows:

This code is equivalent to the following:

```
def func(arg1, arg2, ...):
      <body>
func = deco(func)
```

Note that the decorator statement goes directly in front of the function declaration, and that the function name func is automatically reused for the final result.

MyHDL 0.5 uses decorators to create ready-to-simulate generators from local function definitions. Their functionality and usage will be described extensively in this manual.

For more info about Python decorators, consult the on-line Python documentation, e.g. at <a href="http://www.python.org/doc/2.4/whatsnew/node6.html">http://www.python.org/doc/2.4/whatsnew/node6.html</a>.

**Warning:** Because MyHDL 0.5 uses decorators, it requires Python 2.4 or a later version.

1.3. About decorators 3

## Introduction to MyHDL

## 2.1 A basic MyHDL simulation

We will introduce MyHDL with a classic Hello World style example. All example code can be found in the distribution directory under 'example/manual/'. Here are the contents of a MyHDL simulation script called 'hello1.py':

```
from myhdl import Signal, delay, always, now, Simulation

def HelloWorld():
    interval = delay(10)

    @always(interval)
    def sayHello():
        print "%s Hello World!" % now()

    return sayHello

inst = HelloWorld()
sim = Simulation(inst)
sim.run(30)
```

When we run this simulation, we get the following output:

```
% python hello1.py
10 Hello World!
20 Hello World!
30 Hello World!
_SuspendSimulation: Simulated 30 timesteps
```

The first line of the script imports a number of objects from the myhdl package. In Python we can only use identifiers that are literally defined in the source file <sup>1</sup>.

Then, we define a function called HelloWorld. In MyHDL, classic functions are used to model hardware modules. In particular, the parameter list is used to define the interface. In this first

<sup>&</sup>lt;sup>1</sup>The exception is the 'from module import \*' syntax, that imports all the symbols from a module. Although this is generally considered bad practice, it can be tolerated for large modules that export a lot of symbols. One may argue that myhdl falls into that category.

example, the interface is empty.

Inside the top level function we declare a local function called sayHello that defines the desired behavior. This function is decorated with an always decorator that has a delay object as its parameter. The meaning is that the function will be executed whenever the specified delay interval has expired.

Behind the curtains, the always decorator creates a Python *generator* and reuses the name of the decorated function for it. Generators are the fundamental objects in MyHDL, and we will say much more about them further on.

Finally, the top level function returns the local generator. This is the simplest case of the basic MyHDL code pattern to define the contents of a hardware module. We will describe the general case further on.

In MyHDL, we create an *instance* of a hardware module by calling the corresponding function. In the example, variable inst refers to an instance of HelloWorld. To simulate the instance, we pass it as an argument to a Simulation object constructor. We then run the simulation for the desired amount of timesteps.

## 2.2 Signals, ports, and concurrency

In the previous section, we simulated a design with a single generator and no concurrency. On the other hand, real hardware descriptions are typically massively concurrent. MyHDL supports this by allowing an arbitrary number of concurrently running generators.

With concurrency comes the problem of deterministic communication. Hardware languages use special objects to support deterministic communication between concurrent code. In particular, MyHDL has a Signal object which is roughly modeled after VHDL signals.

We will demonstrate signals and concurrency by extending and modifying our first example. We define two hardware modules, one that drives a clock signal, and one that is sensitive to a positive edge on a clock signal:

```
from myhdl import Signal, delay, always, now, Simulation
def ClkDriver(clk):
    halfPeriod = delay(10)
    @always(halfPeriod)
    def driveClk():
        clk.next = not clk
    return driveClk
def HelloWorld(clk):
    @always(clk.posedge)
    def sayHello():
        print "%s Hello World!" % now()
    return sayHello
clk = Signal(0)
clkdriver_inst = ClkDriver(clk)
hello_inst = HelloWorld(clk)
sim = Simulation(clkdriver_inst, hello_inst)
sim.run(50)
```

The clock driver function ClkDriver has a clock signal as its parameter. This is how a *port* is modeled in MyHDL. The function defines a generator that continuously toggles a clock signal after a certain delay. A new value of a signal is specified by assigning to its next attribute. This is the MyHDL equivalent of the VHDL signal assignment and the Verilog non-blocking assignment.

The HelloWorld function is modified from the first example. It now also takes a clock signal as parameter. Its generator is made sensitive to a rising edge of the clock signal. This is specified by the posedge attribute of a signal. The edge specifier is the argument of the always decorator. As a result, the decorated function will be executed on every rising clock edge.

The clk signal is constructed with an initial value 0. When creating an instance of each hardware module, the same clock signal is passed as the argument. The result is that the instances are now connected through the clock signal. The Simulation object is constructed with the two instances.

When we run the simulation, we get:

```
% python hello2.py
10 Hello World!
30 Hello World!
50 Hello World!
_SuspendSimulation: Simulated 50 timesteps
```

## 2.3 Parameters and hierarchy

We have seen that MyHDL uses functions to model hardware modules. We have also seen that ports are modeled by using signals as parameters. To make designs reusable we will also want to use other objects as parameters. For example, we can change the clock generator function to make it more general and reusable, by making the clock period parameterizable, as follows:

```
from myhdl import Signal, delay, instance, always, now, Simulation

def ClkDriver(clk, period=20):
    lowTime = int(period/2)
    highTime = period - lowTime

    @instance
    def driveClk():
        while True:
            yield delay(lowTime)
            clk.next = 1
                  yield delay(highTime)
                  clk.next = 0

    return driveClk
```

In addition to the clock signal, the clock period is a parameter, with a default value of 20.

As the low time of the clock may differ from the high time in case of an odd period, we cannot use the always decorator with a single delay value anymore. Instead, the driveClk function is now a generator function with an explicit definition of the desired behavior. It is decorated with the instance decorator. You can see that driveClk is a generator function because it contains yield statements.

When a generator function is called, it returns a generator object. This is basically what the instance decorator does. It is less sophisticated than the always decorator, but it can be used to create a generator from any local generator function.

The yield statement is a general Python construct, but MyHDL uses it in a dedicated way. In MyHDL, it has a similar meaning as the wait statement in VHDL: the statement suspends execution of a generator, and its clauses specify the conditions on which the generator should wait before resuming. In this case, the generator waits for a certain delay.

Note that to make sure that the generator runs "forever", we wrap its behavior in a while True loop.

Similarly, we can define a general Hello function as follows:

```
def Hello(clk, to="World!"):
    @always(clk.posedge)
    def sayHello():
        print "%s Hello %s" % (now(), to)
    return sayHello
```

We can create any number of instances by calling the functions with the appropriate parameters. Hierarchy can be modeled by defining the instances in a higher-level function, and returning them. This pattern can be repeated for an arbitrary number of hierarchical levels. Consequently, the general definition of a MyHDL instance is recursive: an instance is either a sequence of instances, or a generator.

As an example, we will create a higher-level function with four instances of the lower-level functions, and simulate it:

```
def greetings():
    clk1 = Signal(0)
    clk2 = Signal(0)

    clkdriver_1 = ClkDriver(clk1) # positional and default association
    clkdriver_2 = ClkDriver(clk=clk2, period=19) # named association
    hello_1 = Hello(clk=clk1) # named and default association
    hello_2 = Hello(to="MyHDL", clk=clk2) # named association
    return clkdriver_1, clkdriver_2, hello_1, hello_2

inst = greetings()
sim = Simulation(inst)
sim.run(50)
```

As in standard Python, positional or named parameter association can be used in instantiations, or a mix of both<sup>2</sup>. All these styles are demonstrated in the example above. Named association can be very useful if there are a lot of parameters, as the argument order in the call does not matter in that case.

The simulation produces the following output:

```
% python greetings.py
9 Hello MyHDL
10 Hello World!
28 Hello MyHDL
30 Hello World!
47 Hello MyHDL
50 Hello World!
_SuspendSimulation: Simulated 50 timesteps
```

**Warning:** Some commonly used terminology has different meanings in Python versus hardware design. Rather than artificially changing terminology, I think it's best to keep it and explicitly describing the differences.

A *module* in Python refers to all source code in a particular file. A module can be reused by other modules by importing. In hardware design, a module is a reusable block of hardware with a well defined interface. It can be reused in another module by *instantiating* it.

An *instance* in Python (and other object-oriented languages) refers to the object created by a class constructor. In hardware design, an instance is a particular incarnation of a hardware

<sup>&</sup>lt;sup>2</sup>All positional parameters have to go before any named parameter.

module.

Normally, the meaning should be clear from the context. Occasionally, I may qualify terms with the words 'hardware' or 'MyHDL' to avoid ambiguity.

### 2.4 Bit oriented operations

Hardware design involves dealing with bits and bit-oriented operations. The standard Python type int has most of the desired features, but lacks support for indexing and slicing. For this reason, MyHDL provides the intbv class. The name was chosen to suggest an integer with bit vector flavor.

Class intbv works transparently with other integer-like types. Like class int, it provides access to the underlying two's complement representation for bitwise operations. In addition, it is a mutable type that provides indexing and slicing operations, and some additional bit-oriented support such as concatenation.

### 2.4.1 Bit indexing

As an example, we will consider the design of a Gray encoder. The following code is a Gray encoder modeled in MyHDL:

This code introduces a few new concepts. The string in triple quotes at the start of the function is a *doc string*. This is standard Python practice for structured documentation of code.

Furthermore, we introduce a third decorator: always\_comb. It is used with a classic function and specifies that the resulting generator should wait for a value change on any input signal. This is typically used to describe combinatorial logic. The always\_comb decorator automatically infers which signals are used as inputs.

Finally, the code contains bit indexing operations and an exclusive-or operator as required for a Gray encoder. By convention, the lsb of an intby object has index 0.

To verify the Gray encoder, we write a test bench that prints input and output for all possible input values:

```
def testBench(width):
    B = Signal(intbv(0))
    G = Signal(intbv(0))

dut = bin2gray(B, G, width)

@instance
def stimulus():
    for i in range(2**width):
        B.next = intbv(i)
        yield delay(10)
        print "B: " + bin(B, width) + "| G: " + bin(G, width)

return dut, stimulus
```

We use the conversion function bin to get a binary string representation of the signal values. This function is exported by the myhdl package and supplements the standard Python hex and oct conversion functions.

As a demonstration, we set up a simulation for a small width:

```
sim = Simulation(testBench(width=3))
sim.run()
```

The simulation produces the following output:

```
% python bin2gray.py
B: 000 | G: 000
B: 001 | G: 001
B: 010 | G: 011
B: 011 | G: 010
B: 100 | G: 110
B: 101 | G: 111
B: 110 | G: 101
B: 111 | G: 100
StopSimulation: No more events
```

### 2.4.2 Bit slicing

For a change, we will use a traditional function as an example to illustrate slicing. The following function calculates the HEC byte of an ATM header.

The code shows how slicing access and assignment is supported on the intbv data type. In accordance with the most common hardware convention, and unlike standard Python, slicing ranges are downward. The code also demonstrates concatenation of intbv objects.

As in standard Python, the slicing range is half-open: the highest index bit is not included. Unlike standard Python however, this index corresponds to the *leftmost* item. Both indices can be omitted from the slice. If the leftmost index is omitted, the meaning is to access "all" higher order bits. If the rightmost index is omitted, it is 0 by default.

The half-openness of a slice may seem awkward at first, but it helps to avoid one-off count issues in practice. For example, the slice hex [8:] has exactly 8 bits. Likewise, the slice hex [7:2] has 7-2=5 bits. You can think about it as follows: for a slice [i:j], only bits below index i are included, and the bit with index j is the last bit included.

When an intby object is sliced, a new intby object is returned. This new intby object is always positive, even when the original object was negative.

## 2.5 Some remarks on MyHDL and Python

To conclude this introductory chapter, it is useful to stress that MyHDL is not a language in itself. The underlying language is Python, and MyHDL is implemented as a Python package called myhdl. Moreover, it is a design goal to keep the myhdl package as minimalistic as possible, so that MyHDL descriptions are very much "pure Python".

To have Python as the underlying language is significant in several ways:

- Python is a very powerful high level language. This translates into high productivity and elegant solutions to complex problems.
- Python is continuously improved by some very clever minds, supported by a large and fast growing user base. Python profits fully from the open source development model.
- Python comes with an extensive standard library. Some functionality is likely to be of direct interest to MyHDL users: examples include string handling, regular expressions, random number generation, unit test support, operating system interfacing and GUI

development. In addition, there are modules for mathematics, database connections, networking programming, internet data handling, and so on.

• Python has a powerful C extension model. All built-in types are written with the same C API that is available for custom extensions. To a module user, there is no difference between a standard Python module and a C extension module — except performance. The typical Python development model is to prototype everything in Python until the application is stable, and (only) then rewrite performance critical modules in C if necessary.

## 2.6 Summary and perspective

Here is an overview of what we have learned in this chapter:

- Generators are the basic building blocks of MyHDL models. They provide the way to model massive concurrency and sensitivity lists.
- MyHDL provides decorators that create useful generators from local functions.
- Hardware structure and hierarchy is described with classic Python functions.
- Signal objects are used to communicate between concurrent generators.
- intbv objects are used to describe bit-oriented operations.
- A Simulation object is used to simulate MyHDL models.

These concepts are sufficient to start describing and simulating MyHDL models.

However, there is much more to MyHDL. Here is an overview of what can be learned from the following chapters:

- MyHDL supports sophisticated and high level modeling techniques. This is described in Chapter 3
- MyHDL enables the use of modern software verfication techniques, such as unit testing, on hardware designs. This is the topic of Chapter 4.
- It is possible to co-simulate MyHDL models with other HDL languages such as Verilog and VHDL. This is described in Chapter 5.
- Last but not least, MyHDL models can be converted to Verilog, providing a path to a silicon implementation. This is the topic of Chapter 6.

## Modeling techniques

## 3.1 Structural modeling

Hardware descriptions need to support the concepts of module instantiation and hierarchy. In MyHDL, an instance is recursively defined as being either a sequence of instances, or a generator. Hierarchy is modeled by defining instances in a higher-level function, and returning them. The following is a schematic example of the basic case.

```
def top(...):
    ...
    instance_1 = module_1(...)
    instance_2 = module_2(...)
    ...
    instance_n = module_n(...)
    ...
    return instance_1, instance_2, ..., instance_n
```

Note that MyHDL uses conventional procedural techniques for modeling structure. This makes it straightforward to model more complex cases.

#### 3.1.1 Conditional instantiation

To model conditional instantiation, we can select the returned instance under parameter control. For example:

```
SLOW, MEDIUM, FAST = range(3)

def top(..., speed=SLOW):
    ...
    def slowAndSmall():
    ...
    def fastAndLarge():
     ...
    if speed == SLOW:
        return slowAndSmall()
    elif speed == FAST:
        return fastAndLarge()
    else:
        raise NotImplementedError
```

### 3.1.2 Arrays of instances

Python lists are easy to create. We can use them to model arrays of instances.

Suppose we have a top module that instantiates a single channel submodule, as follows:

```
def top(...):
    din = Signal(0)
    dout = Signal(0)
    clk = Signal(bool(0))
    reset = Signal(bool(0))

    channel_inst = channel(dout, din, clk, reset)

return channel_inst
```

If we wanted to support an arbitrary number of channels, we can use lists of signals and a list of instances, as follows:

```
def top(..., n=8):
    din = [Signal(0) for i in range(n)]
    dout = [Signal(0) for in range(n)]
    clk = Signal(bool(0))
    reset = Signal(bool(0))
    channel_inst = [None for i in range(n)]

for i in range(n):
        channel_inst[i] = channel(dout[i], din[i], clk, reset)

return channel_inst
```

### 3.1.3 Inferring the list of instances

In MyHDL, instances have to be returned explicitly by a top level function. It may be convenient to assemble the list of instances automatically. For this purpose, MyHDLprovides the function instances(). Using the first example in this section, it is used as follows:

```
from myhdl import instances

def top(...):
    ...
    instance_1 = module_1(...)
    instance_2 = module_2(...)
    ...
    instance_n = module_n(...)
    ...
    return instances()
```

Function instances() uses introspection to inspect the type of the local variables defined by the calling function. All variables that comply with the definition of an instance are assembled in a list, and that list is returned.

## 3.2 RTL modeling

The present section describes how MyHDL supports RTL style modeling as is typically used for synthesizable models.

### 3.2.1 Combinatorial logic

#### **Template**

Combinatorial logic is described with a code pattern as follows:

```
def top(<parameters>):
    ...
    @always_comb
    def combLogic():
        <functional code>
    ...
    return combLogic, ...
```

The always\_comb decorator describes combinatorial logic. <sup>1</sup>. The decorated function is a local function that specifies what happens when one of the input signals of the logic changes. The always\_comb decorator infers the input signals automatically. It returns a generator that is sensitive to all inputs, and that executes the function whenever an input changes.

### Example

The following is an example of a combinatorial multiplexer:

3.2. RTL modeling

<sup>&</sup>lt;sup>1</sup>The name always\_comb refers to a construct with similar semantics in SystemVerilog.

```
from myhdl import Signal, Simulation, delay, always_comb

def Mux(z, a, b, sel):
    """ Multiplexer.

z -- mux output
a, b -- data inputs
sel -- control input: select a if asserted, otherwise b

"""

    @always_comb
    def muxLogic():
        if sel == 1:
            z.next = a
        else:
            z.next = b

return muxLogic
```

To verify it, we will simulate the logic with some random patterns. The random module in Python's standard library comes in handy for such purposes. The function randrange(n) returns a random natural integer smaller than n. It is used in the test bench code to produce random input values:

```
from random import randrange
z, a, b, sel = [Signal(0) for i in range(4)]
mux_1 = Mux(z, a, b, sel)

def test():
    print "z a b sel"
    for i in range(8):
        a.next, b.next, sel.next = randrange(8), randrange(8), randrange(2)
        yield delay(10)
        print "%s %s %s %s" % (z, a, b, sel)

test_1 = test()

sim = Simulation(mux_1, test_1)
sim.run()
```

Because of the randomness, the simulation output varies between runs <sup>2</sup>. One particular run produced the following output:

<sup>&</sup>lt;sup>2</sup>It also possible to have a reproducible random output, by explicitly providing a seed value. See the documentation of the random module.

```
% python mux.py
z a b sel
6 6 1 1
7 7 1 1
7 3 7 0
1 2 1 0
7 7 5 1
4 7 4 0
4 0 4 0
3 3 5 1
StopSimulation: No more events
```

### 3.2.2 Sequential logic

### **Template**

Sequential RTL models are sensitive to a clock edge. In addition, they may be sensitive to a reset signal. We will describe one of the most common patterns: a template with a rising clock edge and an asynchronous reset signal. Other templates are similar.

### Example

The following code is a description of an incrementer with enable, and an asynchronous reset.

3.2. RTL modeling

```
from random import randrange
from myhdl import *
ACTIVE_LOW, INACTIVE_HIGH = 0, 1
def Inc(count, enable, clock, reset, n):
    """ Incrementer with enable.
    count -- output
    enable -- control input, increment when 1
    clock -- clock input
    reset -- asynchronous reset input
    n -- counter max value
    @always(clock.posedge, reset.negedge)
    def incLogic():
        if reset == ACTIVE_LOW:
            count.next = 0
        else:
            if enable:
                count.next = (count + 1) % n
    return incLogic
```

For the test bench, we will use an independent clock generator, stimulus generator, and monitor. After applying enough stimulus patterns, we can raise the StopSimulation exception to stop the simulation run. The test bench for a small incrementer and a small number of patterns is a follows:

```
def testbench():
    count, enable, clock, reset = [Signal(intbv(0)) for i in range(4)]
    inc_1 = Inc(count, enable, clock, reset, n=4)
    HALF_PERIOD = delay(10)
    @always(HALF_PERIOD)
    def clockGen():
        clock.next = not clock
    @instance
    def stimulus():
        reset.next = ACTIVE_LOW
        yield clock.negedge
        reset.next = INACTIVE_HIGH
        for i in range(12):
            enable.next = min(1, randrange(3))
            yield clock.negedge
        raise StopSimulation
    @instance
    def monitor():
        print "enable count"
        yield reset.posedge
        while 1:
            yield clock.posedge
            yield delay(1)
                              %s" % (enable, count)
            print "
    return clockGen, stimulus, inc_1, monitor
tb = testbench()
def main():
    Simulation(tb).run()
```

The simulation produces the following output:

3.2. RTL modeling

```
% python inc.py
enable count
   0
          0
   1
          1
   0
          1
          3
   1
   1
          Λ
   0
   0
          1
   0
          1
   0
          1
   1
StopSimulation
```

### 3.2.3 Finite State Machine modeling

Finite State Machine (FSM) modeling is very common in RTL design and therefore deserves special attention.

For code clarity, the state values are typically represented by a set of identifiers. A standard Python idiom for this purpose is to assign a range of integers to a tuple of identifiers, like so:

```
>>> SEARCH, CONFIRM, SYNC = range(3)
>>> CONFIRM
1
```

However, this technique has some drawbacks. Though it is clearly the intention that the identifiers belong together, this information is lost as soon as they are defined. Also, the identifiers evaluate to integers, whereas a string representation of the identifiers would be preferable. To solve these issues, we need an *enumeration type*.

MyHDL supports enumeration types by providing a function enum(). The arguments to enum() are the string representations of the identifiers, and its return value is an enumeration type. The identifiers are available as attributes of the type. For example:

```
>>> from myhdl import enum
>>> t_State = enum('SEARCH', 'CONFIRM', 'SYNC')
>>> t_State
<Enum: SEARCH, CONFIRM, SYNC>
>>> t_State.CONFIRM
CONFIRM
```

We can use this type to construct a state signal as follows:

```
state = Signal(t_State.SEARCH)
```

As an example, we will use a framing controller FSM. It is an imaginary example, but similar

control structures are often found in telecommunication applications. Suppose that we need to find the Start Of Frame (SOF) position of an incoming frame of bytes. A sync pattern detector continuously looks for a framing pattern and indicates it to the FSM with a syncFlag signal. When found, the FSM moves from the initial SEARCH state to the CONFIRM state. When the syncFlag is confirmed on the expected position, the FSM declares SYNC, otherwise it falls back to the SEARCH state. This FSM can be coded as follows:

3.2. RTL modeling

```
from myhdl import *
ACTIVE_LOW = 0
FRAME_SIZE = 8
t_State = enum('SEARCH', 'CONFIRM', 'SYNC')
def FramerCtrl(SOF, state, syncFlag, clk, reset_n):
    """ Framing control FSM.
    SOF -- start-of-frame output bit
    state -- FramerState output
    syncFlag -- sync pattern found indication input
    clk -- clock input
   reset_n -- active low reset
    11 11 11
    index = Signal(0) # position in frame
    @always(clk.posedge, reset_n.negedge)
    def FSM():
        if reset_n == ACTIVE_LOW:
            SOF.next = 0
            index.next = 0
            state.next = t_State.SEARCH
        else:
            index.next = (index + 1) % FRAME_SIZE
            SOF.next = 0
            if state == t_State.SEARCH:
                index.next = 1
                if syncFlag:
                    state.next = t_State.CONFIRM
            elif state == t_State.CONFIRM:
                if index == 0:
                    if syncFlag:
                        state.next = t_State.SYNC
                    else:
                        state.next = t_State.SEARCH
            elif state == t_State.SYNC:
                if index == 0:
                    if not syncFlag:
                        state.next = t_State.SEARCH
                SOF.next = (index == FRAME_SIZE-1)
            else:
                raise ValueError("Undefined state")
    return FSM
```

At this point, we will use the example to demonstrate the MyHDL support for waveform viewing. During simulation, signal changes can be written to a VCD output file. The VCD file

can then be loaded and viewed in a waveform viewer tool such as gtkwave.

The user interface of this feature consists of a single function, traceSignals(). To explain how it works, recall that in MyHDL, an instance is created by assigning the result of a function call to an instance name. For example:

```
tb_fsm = testbench()
```

To enable VCD tracing, the instance should be created as follows instead:

```
tb_fsm = traceSignals(testbench)
```

Note that the first argument of traceSignals() consists of the uncalled function. By calling the function under its control, traceSignals() gathers information about the hierarchy and the signals to be traced. In addition to a function argument, traceSignals() accepts an arbitrary number of non-keyword and keyword arguments that will be passed to the function call.

A small test bench for our framing controller example, with signal tracing enabled, is shown below:

```
def testbench():
    SOF = Signal(bool(0))
    syncFlag = Signal(bool(0))
    clk = Signal(bool(0))
    reset_n = Signal(bool(1))
    state = Signal(t_State.SEARCH)
    framectrl = FramerCtrl(SOF, state, syncFlag, clk, reset_n)
    @always(delay(10))
    def clkgen():
        clk.next = not clk
    @instance
    def stimulus():
        for i in range(3):
            yield clk.posedge
        for n in (12, 8, 8, 4):
            syncFlag.next = 1
            yield clk.posedge
            syncFlag.next = 0
            for i in range(n-1):
                yield clk.posedge
        raise StopSimulation
    return framectrl, clkgen, stimulus
tb_fsm = traceSignals(testbench)
sim = Simulation(tb_fsm)
sim.run()
```

When we run the test bench, it generates a VCD file called 'testbench.vcd'. When we load this

3.2. RTL modeling 25



file into **gtkwave**, we can view the waveforms:

Signals are dumped in a suitable format. This format is inferred at the Signal construction time, from the type of the initial value. In particular, bool signals are dumped as single bits. (This only works starting with Python 2.3, when bool has become a separate type). Likewise, intbv signals with a defined bit width are dumped as bit vectors. To support the general case, other types of signals are dumped as a string representation, as returned by the standard str() function.

**Warning:** Support for literal string representations is not part of the VCD standard. It is specific to **gtkwave**. To generate a standard VCD file, you need to use signals with a defined bit width only.

## 3.3 High level modeling

### 3.3.1 Modeling with bus-functional procedures

A *bus-functional procedure* is a reusable encapsulation of the low-level operations needed to implement some abstract transaction on a physical interface. Bus-functional procedures are typically used in flexible verification environments.

Once again, MyHDL uses generator functions to support bus-functional procedures. In MyHDL the difference between instances and bus-functional procedure calls comes from the way in which a generator function is used.

As an example, we will design a bus-functional procedure of a simplified UART transmitter. We assume 8 data bits, no parity bit, and a single stop bit, and we add print statements to follow the simulation behavior:

```
T_9600 = int(1e9 / 9600)
def rs232_tx(tx, data, duration=T_9600):
    """ Simple rs232 transmitter procedure.
    tx -- serial output data
    data -- input data byte to be transmitted
    duration -- transmit bit duration
    .....
    print "-- Transmitting %s --" % hex(data)
    print "TX: start bit"
    tx.next = 0
    yield delay(duration)
    for i in range(8):
        print "TX: %s" % data[i]
        tx.next = data[i]
        yield delay(duration)
    print "TX: stop bit"
    tx.next = 1
    yield delay(duration)
```

This looks exactly like the generator functions in previous sections. It becomes a bus-functional procedure when we use it differently. Suppose that in a test bench, we want to generate a number of data bytes to be transmitted. This can be modeled as follows:

```
testvals = (0xc5, 0x3a, 0x4b)

def stimulus():
    tx = Signal(1)
    for val in testvals:
        txData = intbv(val)
        yield rs232_tx(tx, txData)
```

We use the bus-functional procedure call as a clause in a yield statement. This introduces a fourth form of the yield statement: using a generator as a clause. Although this is a more dynamic usage than in the previous cases, the meaning is actually very similar: at that point, the original generator should wait for the completion of a generator. In this case, the original generator resumes when the rs232\_tx(tx, txData) generator returns.

When simulating this, we get:

```
-- Transmitting Oxc5 --
TX: start bit
TX: 1
TX: 0
TX: 1
TX: 0
TX: 0
TX: 0
TX: 1
TX: 1
TX: stop bit
-- Transmitting 0x3a --
TX: start bit
TX: 0
TX: 1
TX: 0
TX: 1
. . .
```

We will continue with this example by designing the corresponding UART receiver busfunctional procedure. This will allow us to introduce further capabilities of MyHDL and its use of the yield statement.

Until now, the yield statements had a single clause. However, they can have multiple clauses as well. In that case, the generator resumes as soon as the wait condition specified by one of the clauses is satisfied. This corresponds to the functionality of sensitivity lists in Verilog and VHDL.

For example, suppose we want to design an UART receive procedure with a timeout. We can specify the timeout condition while waiting for the start bit, as in the following generator function:

```
def rs232_rx(rx, data, duration=T_9600, timeout=MAX_TIMEOUT):
    """ Simple rs232 receiver procedure.
    rx -- serial input data
    data -- data received
    duration -- receive bit duration
    # wait on start bit until timeout
    yield rx.negedge, delay(timeout)
    if rx == 1:
        raise StopSimulation, "RX time out error"
    # sample in the middle of the bit duration
    yield delay(duration // 2)
    print "RX: start bit"
    for i in range(8):
        yield delay(duration)
        print "RX: %s" % rx
        data[i] = rx
    yield delay(duration)
    print "RX: stop bit"
    print "-- Received %s --" % hex(data)
```

If the timeout condition is triggered, the receive bit rx will still be 1. In that case, we raise an exception to stop the simulation. The StopSimulation exception is predefined in MyHDL for such purposes. In the other case, we proceed by positioning the sample point in the middle of the bit duration, and sampling the received data bits.

When a yield statement has multiple clauses, they can be of any type that is supported as a single clause, including generators. For example, we can verify the transmitter and receiver generator against each other by yielding them together, as follows:

```
def test():
    tx = Signal(1)
    rx = tx
    rxData = intbv(0)
    for val in testvals:
        txData = intbv(val)
        yield rs232_rx(rx, rxData), rs232_tx(tx, txData)
```

Both forked generators will run concurrently, and the original generator will resume as soon as one of them finishes (which will be the transmitter in this case). The simulation output shows how the UART procedures run in lockstep:

```
-- Transmitting Oxc5 --
TX: start bit
RX: start bit
TX: 1
RX: 1
TX: 0
RX: 0
TX: 1
RX: 1
TX: 0
RX: 0
TX: 0
RX: 0
TX: 0
RX: 0
TX: 1
RX: 1
TX: 1
RX: 1
TX: stop bit
RX: stop bit
-- Received 0xc5 --
-- Transmitting 0x3a --
TX: start bit
RX: start bit
TX: 0
RX: 0
```

For completeness, we will verify the timeout behavior with a test bench that disconnects the rx from the tx signal, and we specify a small timeout for the receive procedure:

```
def testTimeout():
    tx = Signal(1)
    rx = Signal(1)
    rxData = intbv(0)
    for val in testvals:
        txData = intbv(val)
        yield rs232_rx(rx, rxData, timeout=4*T_9600-1), rs232_tx(tx, txData)
```

The simulation now stops with a timeout exception after a few transmit cycles:

```
-- Transmitting Oxc5 --
TX: start bit
TX: 1
TX: 0
TX: 1
StopSimulation: RX time out error
```

Recall that the original generator resumes as soon as one of the forked generators returns. In the previous cases, this is just fine, as the transmitter and receiver generators run in lockstep. However, it may be desirable to resume the caller only when *all* of the forked generators have

finished. For example, suppose that we want to characterize the robustness of the transmitter and receiver design to bit duration differences. We can adapt our test bench as follows, to run the transmitter at a faster rate:

```
T_10200 = int(1e9 / 10200)

def testNoJoin():
    tx = Signal(1)
    rx = tx
    rxData = intbv(0)
    for val in testvals:
        txData = intbv(val)
        yield rs232_rx(rx, rxData), rs232_tx(tx, txData, duration=T_10200)
```

Simulating this shows how the transmission of the new byte starts before the previous one is received, potentially creating additional transmission errors:

```
-- Transmitting Oxc5 --
TX: start bit
RX: start bit
...
TX: 1
RX: 1
TX: 1
TX: 1
TX: stop bit
RX: 1
-- Transmitting Ox3a --
TX: start bit
RX: stop bit
-- Received Oxc5 --
RX: start bit
TX: 0
```

It is more likely that we want to characterize the design on a byte by byte basis, and align the two generators before transmitting each byte. In MyHDL, this is done with the join function. By joining clauses together in a yield statement, we create a new clause that triggers only when all of its clause arguments have triggered. For example, we can adapt the test bench as follows:

```
def testJoin():
    tx = Signal(1)
    rx = tx
    rxData = intbv(0)
    for val in testvals:
        txData = intbv(val)
        yield join(rs232_rx(rx, rxData), rs232_tx(tx, txData, duration=T_10200))
```

Now, transmission of a new byte only starts when the previous one is received:

```
-- Transmitting Oxc5 --
TX: start bit
RX: start bit
...
TX: 1
RX: 1
TX: 1
TX: stop bit
RX: 1
RX: stop bit
-- Received Oxc5 --
-- Transmitting Ox3a --
TX: start bit
RX: start bit
TX: 0
RX: 0
```

## 3.3.2 Modeling memories with built-in types

Python has powerful built-in data types that can be useful to model hardware memories. This can be merely a matter of putting an interface around some data type operations.

For example, a *dictionary* comes in handy to model sparse memory structures. (In other languages, this data type is called *associative array*, or *hash table*.) A sparse memory is one in which only a small part of the addresses is used in a particular application or simulation. Instead of statically allocating the full address space, which can be large, it is better to dynamically allocate the needed storage space. This is exactly what a dictionary provides. The following is an example of a sparse memory model:

```
def sparseMemory(dout, din, addr, we, en, clk):
    """ Sparse memory model based on a dictionary.
    Ports:
    dout -- data out
    din -- data in
    addr -- address bus
    we -- write enable: write if 1, read otherwise
    en -- interface enable: enabled if 1
    clk -- clock input
    11 11 11
    memory = \{\}
    @always(clk.posedge)
    def access():
        if en:
            if we:
                memory[addr.val] = din.val
            else:
                dout.next = memory[addr.val]
    return access
```

Note how we use the val attribute of the din signal, as we don't want to store the signal object itself, but its current value. Similarly, we use the val attribute of the addr signal as the dictionary key.

In many cases, MyHDL code uses a signal's current value automatically when there is no ambiguity: for example, when a signal is used in an expression. However, in other cases such as in this example you have to refer to the value explicitly: for example, when the Signal is used as an index, or when it is not used in an expression. One option is to use the val attribute, as in this example. Another possibility is to use the int() or bool() functions to typecast the Signal to an integer or a boolean value. These functions are also useful with intby objects.

As a second example, we will demonstrate how to use a list to model a synchronous fifo:

```
def fifo(dout, din, re, we, empty, full, clk, maxFilling=sys.maxint):
    """ Synchronous fifo model based on a list.
    Ports:
    dout -- data out
    din -- data in
    re -- read enable
    we -- write enable
    empty -- empty indication flag
    full -- full indication flag
    clk -- clock input
    Optional parameter:
    maxFilling -- maximum fifo filling, "infinite" by default
    memory = []
    @always(clk.posedge)
    def access():
        if we:
            memory.insert(0, din.val)
        if re:
            dout.next = memory.pop()
        filling = len(memory)
        empty.next = (filling == 0)
        full.next = (filling == maxFilling)
    return access
```

Again, the model is merely a MyHDL interface around some operations on a list: insert() to insert entries, pop() to retrieve them, and len() to get the size of a Python object.

## 3.3.3 Modeling errors using exceptions

In the previous section, we used Python data types for modeling. If such a type is used inappropriately, Python's run time error system will come into play. For example, if we access an address in the sparseMemory model that was not initialized before, we will get a traceback similar to the following (some lines omitted for clarity):

```
Traceback (most recent call last):
...
File "sparseMemory.py", line 31, in access
   dout.next = memory[addr.val]
KeyError: Signal(51)
```

Similarly, if the fifo is empty, and we attempt to read from it, we get:

```
Traceback (most recent call last):
...
File "fifo.py", line 34, in fifo
    dout.next = memory.pop()
IndexError: pop from empty list
```

Instead of these low level errors, it may be preferable to define errors at the functional level. In Python, this is typically done by defining a custom Error exception, by subclassing the standard Exception class. This exception is then raised explicitly when an error condition occurs

For example, we can change the sparseMemory function as follows (with the doc string is omitted for brevity):

This works by catching the low level data type exception, and raising the custom exception with an appropriate error message instead. If the sparseMemory function is defined in a module with the same name, an access error is now reported as follows:

```
Traceback (most recent call last):
...
File "sparseMemory.py", line 61, in access
    raise Error, "Uninitialized address %s" % hex(addr)
Error: Uninitialized address 0x33
```

Likewise, the fifo function can be adapted as follows, to report underflow and overflow errors:

```
class Error(Exception):
    pass
def fifo2(dout, din, re, we, empty, full, clk, maxFilling=sys.maxint):
    memory = []
    @always(clk.posedge)
    def access():
        if we:
            memory.insert(0, din.val)
        if re:
            try:
                dout.next = memory.pop()
            except IndexError:
               raise Error, "Underflow -- Read from empty fifo"
        filling = len(memory)
        empty.next = (filling == 0)
        full.next = (filling == maxFilling)
        if filling > maxFilling:
            raise Error, "Overflow -- Max filling %s exceeded" % maxFilling
    return access
```

In this case, the underflow error is detected as before, by catching a low level exception on the list data type. On the other hand, the overflow error is detected by a regular check on the length of the list.

# 3.3.4 Object oriented modeling

The models in the previous sections used high-level built-in data types internally. However, they had a conventional RTL-style interface. Communication with such a module is done through signals that are attached to it during instantiation.

A more advanced approach is to model hardware blocks as objects. Communication with objects is done through method calls. A method encapsulates all details of a certain task performed by the object. As an object has a method interface instead of an RTL-style hardware interface, this is a much higher level approach.

As an example, we will design a synchronized queue object. Such an object can be filled by producer, and independently read by a consumer. When the queue is empty, the consumer should wait until an item is available. The queue can be modeled as an object with a put(item) and a get() method, as follows:

```
from myhdl import *
def trigger(event):
    event.next = not event
class queue:
    def __init__(self):
       self.l = []
       self.sync = Signal(0)
       self.item = None
    def put(self,item):
       # non time-consuming method
       self.l.append(item)
       trigger(self.sync)
    def get(self):
       # time-consuming method
       if not self.1:
          yield self.sync
       self.item = self.l.pop(0)
```

The queue object constructor initializes an internal list to hold items, and a *sync* signal to synchronize the operation between the methods. Whenever put() puts an item in the queue, the signal is triggered. When the get() method sees that the list is empty, it waits on the trigger first. get() is a generator method because it may consume time. As the yield statement is used in MyHDL for timing control, the method cannot "yield" the item. Instead, it makes it available in the *item* instance variable.

To test the queue operation, we will model a producer and a consumer in the test bench. As a waiting consumer should not block a whole system, it should run in a concurrent "thread". As always in MyHDL, concurrency is modeled by Python generators. Producer and consumer will thus run independently, and we will monitor their operation through some print statements:

```
q = queue()
def Producer(q):
    yield delay(120)
    for i in range(5):
        print "%s: PUT item %s" % (now(), i)
        q.put(i)
        yield delay(max(5, 45 - 10*i))
def Consumer(q):
    yield delay(100)
    while 1:
        print "%s: TRY to get item" % now()
        yield q.get()
        print "%s: GOT item %s" % (now(), q.item)
        yield delay(30)
def main():
    P = Producer(q)
    C = Consumer(q)
    return P, C
sim = Simulation(main())
sim.run()
```

Note that the generator method get() is called in a yield statement in the Consumer function. The new generator will take over from Consumer, until it is done. Running this test bench produces the following output:

```
% python queue.py
100: TRY to get item
120: PUT item 0
120: GOT item 0
150: TRY to get item
165: PUT item 1
165: GOT item 1
195: TRY to get item
200: PUT item 2
200: GOT item 2
225: PUT item 3
230: TRY to get item
230: GOT item 3
240: PUT item 4
260: TRY to get item
260: GOT item 4
290: TRY to get item
StopSimulation: No more events
```

**CHAPTER** 

**FOUR** 

# Unit testing

#### 4.1 Introduction

Many aspects in the design flow of modern digital hardware design can be viewed as a special kind of software development. From that viewpoint, it is a natural question whether advances in software design techniques can not also be applied to hardware design.

One software design approach that gets a lot of attention recently is *Extreme Programming* (XP). It is a fascinating set of techniques and guidelines that often seems to go against the conventional wisdom. On other occasions, XP just seems to emphasize the common sense, which doesn't always coincide with common practice. For example, XP stresses the importance of normal workweeks, if we are to have the fresh mind needed for good software development.

It is not my intention nor qualification to present a tutorial on Extreme Programming. Instead, in this section I will highlight one XP concept which I think is very relevant to hardware design: the importance and methodology of unit testing.

# 4.2 The importance of unit tests

Unit testing is one of the corner stones of Extreme Programming. Other XP concepts, such as collective ownership of code and continuous refinement, are only possible by having unit tests. Moreover, XP emphasizes that writing unit tests should be automated, that they should test everything in every class, and that they should run perfectly all the time.

I believe that these concepts apply directly to hardware design. In addition, unit tests are a way to manage simulation time. For example, a state machine that runs very slowly on infrequent events may be impossible to verify at the system level, even on the fastest simulator. On the other hand, it may be easy to verify it exhaustively in a unit test, even on the slowest simulator.

It is clear that unit tests have compelling advantages. On the other hand, if we need to test everything, we have to write lots of unit tests. So it should be easy and pleasant to create, manage and run them. Therefore, XP emphasizes the need for a unit test framework that supports these tasks. In this chapter, we will explore the use of the unittest module from the standard Python library for creating unit tests for hardware designs.

# 4.3 Unit test development

In this section, we will informally explore the application of unit test techniques to hardware design. We will do so by a (small) example: testing a binary to Gray encoder as introduced in

section 2.4.1.

## 4.3.1 Defining the requirements

We start by defining the requirements. For a Gray encoder, we want to the output to comply with Gray code characteristics. Let's define a *code* as a list of *codewords*, where a codeword is a bit string. A code of order n has 2\*\*n codewords.

A well-known characteristic is the one that Gray codes are all about:

**Requirement 1** Consecutive codewords in a Gray code should differ in a single bit.

Is this sufficient? Not quite: suppose for example that an implementation returns the lsb of each binary input. This would comply with the requirement, but is obviously not what we want. Also, we don't want the bit width of Gray codewords to exceed the bit width of the binary codewords.

**Requirement 2** Each codeword in a Gray code of order n must occur exactly once in the binary code of the same order.

With the requirements written down we can proceed.

## 4.3.2 Writing the test first

A fascinating guideline in the XP world is to write the unit test first. That is, before implementing something, first write the test that will verify it. This seems to go against our natural inclination, and certainly against common practices. Many engineers like to implement first and think about verification afterwards.

But if you think about it, it makes a lot of sense to deal with verification first. Verification is about the requirements only — so your thoughts are not yet cluttered with implementation details. The unit tests are an executable description of the requirements, so they will be better understood and it will be very clear what needs to be done. Consequently, the implementation should go smoother. Perhaps most importantly, the test is available when you are done implementing, and can be run anytime by anybody to verify changes.

Python has a standard unittest module that facilitates writing, managing and running unit tests. With unittest, a test case is written by creating a class that inherits from unittest. TestCase. Individual tests are created by methods of that class: all method names that start with test are considered to be tests of the test case.

We will define a test case for the Gray code properties, and then write a test for each of the requirements. The outline of the test case class is as follows:

```
from unittest import TestCase

class TestGrayCodeProperties(TestCase):

   def testSingleBitChange(self):
     """ Check that only one bit changes in successive codewords """
     ....

   def testUniqueCodeWords(self):
     """ Check that all codewords occur exactly once """
     ....
```

Each method will be a small test bench that tests a single requirement. To write the tests, we don't need an implementation of the Gray encoder, but we do need the interface of the design. We can specify this by a dummy implementation, as follows:

```
def bin2gray(B, G, width):
    ### NOT IMPLEMENTED YET! ###
    yield None
```

For the first requirement, we will write a test bench that applies all consecutive input numbers, and compares the current output with the previous one for each input. Then we check that the difference is a single bit. We will test all Gray codes up to a certain order MAX\_WIDTH.

```
def testSingleBitChange(self):
    """ Check that only one bit changes in successive codewords """
   def test(B, G, width):
        B.next = intbv(0)
        yield delay(10)
        for i in range(1, 2**width):
            G_Z.next = G
            B.next = intbv(i)
            yield delay(10)
            diffcode = bin(G ^ G_Z)
            self.assertEqual(diffcode.count('1'), 1)
   for width in range(1, MAX_WIDTH):
        B = Signal(intbv(-1))
        G = Signal(intbv(0))
        G_Z = Signal(intbv(0))
        dut = bin2gray(B, G, width)
        check = test(B, G, width)
        sim = Simulation(dut, check)
        sim.run(quiet=1)
```

Note how the actual check is performed by a self.assertEqual method, defined by the unittest.TestCase class.

Similarly, we write a test bench for the second requirement. Again, we simulate all numbers, and put the result in a list. The requirement implies that if we sort the result list, we should get a range of numbers:

```
def testUniqueCodeWords(self):
   """ Check that all codewords occur exactly once """
   def test(B, G, width):
        actual = []
        for i in range(2**width):
            B.next = intbv(i)
            yield delay(10)
            actual.append(int(G))
        actual.sort()
        expected = range(2**width)
        self.assertEqual(actual, expected)
   for width in range(1, MAX_WIDTH):
        B = Signal(intbv(-1))
        G = Signal(intbv(0))
        dut = bin2gray(B, G, width)
        check = test(B, G, width)
        sim = Simulation(dut, check)
        sim.run(quiet=1)
```

## 4.3.3 Test-driven implementation

With the test written, we begin with the implementation. For illustration purposes, we will intentionally write some incorrect implementations to see how the test behaves.

The easiest way to run tests defined with the unittest framework, is to put a call to its main method at the end of the test module:

```
unittest.main()
```

Let's run the test using the dummy Gray encoder shown earlier:

```
% python test_gray.py -v
Check that only one bit changes in successive codewords ... FAIL
Check that all codewords occur exactly once ... FAIL
<trace backs not shown>
```

As expected, this fails completely. Let us try an incorrect implementation, that puts the lsb of in the input on the output:

```
def bin2gray(B, G, width):
    ### INCORRECT - DEMO PURPOSE ONLY! ###
    @always_comb
    def logic():
        G.next = B[0]
    return logic
```

## Running the test produces:

Now the test passes the first requirement, as expected, but fails the second one. After the test feedback, a full traceback is shown that can help to debug the test output.

Finally, if we use the correct implementation as in section 2.4.1, the output is:

#### 4.3.4 Changing requirements

In the previous section, we concentrated on the general requirements of a Gray code. It is possible to specify these without specifying the actual code. It is easy to see that there are several codes that satisfy these requirements. In good XP style, we only tested the requirements

and nothing more.

It may be that more control is needed. For example, the requirement may be for a particular code, instead of compliance with general properties. As an illustration, we will show how to test for *the* original Gray code, which is one specific instance that satisfies the requirements of the previous section. In this particular case, this test will actually be easier than the previous one.

We denote the original Gray code of order n as Ln. Some examples:

```
L1 = ['0', '1']

L2 = ['00', '01', '11', '10']

L3 = ['000', '001', '011', '010', '110', '111', '101', 100']
```

It is possible to specify these codes by a recursive algorithm, as follows:

```
1. L1 = ['0', '1']
```

2. Ln+1 can be obtained from Ln as follows. Create a new code Ln0 by prefixing all codewords of Ln with '0'. Create another new code Ln1 by prefixing all codewords of Ln with '1', and reversing their order. Ln+1 is the concatenation of Ln0 and Ln1.

Python is well-known for its elegant algorithmic descriptions, and this is a good example. We can write the algorithm in Python as follows:

```
def nextLn(Ln):
    """ Return Gray code Ln+1, given Ln. """
    Ln0 = ['0' + codeword for codeword in Ln]
    Ln1 = ['1' + codeword for codeword in Ln]
    Ln1.reverse()
    return Ln0 + Ln1
```

The code '['0' + codeword for ...]' is called a *list comprehension*. It is a concise way to describe lists built by short computations in a for loop.

The requirement is now that the output code matches the expected code Ln. We use the nextLn function to compute the expected result. The new test case code is as follows:

```
{\tt class\ TestOriginalGrayCode(TestCase):}
    def testOriginalGrayCode(self):
        """ Check that the code is an original Gray code """
        Rn = []
        def stimulus(B, G, n):
            for i in range(2**n):
                B.next = intbv(i)
                yield delay(10)
                Rn.append(bin(G, width=n))
        Ln = ['0', '1'] # n == 1
        for n in range(2, MAX_WIDTH):
            Ln = nextLn(Ln)
            del Rn[:]
            B = Signal(intbv(-1))
            G = Signal(intbv(0))
            dut = bin2gray(B, G, n)
            stim = stimulus(B, G, n)
            sim = Simulation(dut, stim)
            sim.run(quiet=1)
            self.assertEqual(Ln, Rn)
```

As it happens, our implementation is apparently an original Gray code:

# Co-simulation with Verilog and VHDL

#### 5.1 Introduction

One of the most exciting possibilities of MyHDL is to use it as a hardware verification language (HVL). A HVL is a language used to write test benches and verification environments, and to control simulations.

Nowadays, it is generally acknowledged that HVLs should be equipped with modern software techniques, such as object orientation. The reason is that verification it the most complex and time-consuming task of the design process. Consequently, every useful technique is welcome. Moreover, test benches are not required to be implementable. Therefore, unlike with synthesizable code, there are no constraints on creativity.

Technically, verification of a design implemented in another language requires co-simulation. MyHDL is enabled for co-simulation with any HDL simulator that has a procedural language interface (PLI). The MyHDL side is designed to be independent of a particular simulator, On the other hand, for each HDL simulator a specific PLI module will have to be written in C. Currently, the MyHDL release contains a PLI module for two Verilog simulators: Icarus and Cver.

#### 5.2 The HDL side

To introduce co-simulation, we will continue to use the Gray encoder example from the previous chapters. Suppose that we want to synthesize it and write it in Verilog for that purpose. Clearly we would like to reuse our unit test verification environment.

To start, let's recall how the Gray encoder in MyHDL looks like:

```
def bin2gray(B, G, width):
    """ Gray encoder.

B -- input intbv signal, binary encoded
G -- output intbv signal, gray encoded
width -- bit width
    """

@always_comb
def logic():
    for i in range(width):
        G.next[i] = B[i+1] ^ B[i]

return logic
```

To show the co-simulation flow, we don't need the Verilog implementation yet, but only the interface. Our Gray encoder in Verilog would have the following interface:

```
module bin2gray(B, G);

parameter width = 8;
input [width-1:0] B;
output [width-1:0] G;
```

To write a test bench, one creates a new module that instantiates the design under test (DUT). The test bench declares nets and regs (or signals in VHDL) that are attached to the DUT, and to stimulus generators and response checkers. In an all-HDL flow, the generators and checkers are written in the HDL itself, but we will want to write them in MyHDL. To make the connection, we need to declare which regs & nets are driven and read by the MyHDL simulator. For our example, this is done as follows:

The \$from\_myhdl task call declares which regs are driven by MyHDL, and the \$to\_myhdl task call which regs & nets are read by it. These tasks take an arbitrary number of arguments. They are defined in a PLI module written in C and made available in a simulator-dependent manner. In Icarus Verilog, the tasks are defined in a myhdl.vpi module that is compiled from C source

code.

# 5.3 The MyHDL side

MyHDL supports co-simulation by a Cosimulation object. A Cosimulation object must know how to run a HDL simulation. Therefore, the first argument to its constructor is a command string to execute a simulation.

The way to generate and run an simulation executable is simulator dependent. For example, in Icarus Verilog, a simulation executable for our example can be obtained obtained by running the iverilog compiler as follows:

```
% iverilog -o bin2gray -Dwidth=4 bin2gray.v dut_bin2gray.v
```

This generates a bin2gray executable for a parameter width of 4, by compiling the contributing verilog files.

The simulation itself is run by the vvp command:

```
% vvp -m ./myhdl.vpi bin2gray
```

This runs the bin2gray simulation, and specifies to use the myhdl.vpi PLI module present in the current directory. (This is just a command line usage example; actually simulating with the myhdl.vpi module is only meaningful from a Cosimulation object.)

We can use a Cosimulation object to provide a HDL version of a design to the MyHDL simulator. Instead of a generator function, we write a function that returns a Cosimulation object. For our example and the Icarus Verilog simulator, this is done as follows:

```
import os
from myhdl import Cosimulation

cmd = "iverilog -o bin2gray -Dwidth=%s bin2gray.v dut_bin2gray.v"

def bin2gray(B, G, width):
    os.system(cmd % width)
    return Cosimulation("vvp -m ./myhdl.vpi bin2gray", B=B, G=G)
```

After the executable command argument, the Cosimulation constructor takes an arbitrary number of keyword arguments. Those arguments make the link between MyHDL Signals and HDL nets, regs, or signals, by named association. The keyword is the name of an argument in a \$to\_myhdl or \$from\_myhdl call; the argument is a MyHDL Signal.

With all this in place, we can now use the existing unit test to verify the Verilog implementation. Note that we kept the same name and parameters for the the bin2gray function: all we need to do is to provide this alternative definition to the existing unit test.

Let's try it on the Verilog design:

```
module bin2gray(B, G);

parameter width = 8;
input [width-1:0] B;
output [width-1:0] G;
reg [width-1:0] G;
integer i;
wire [width:0] extB;

assign extB = {1'b0, B}; // zero-extend input

always @(extB) begin
   for (i=0; i < width; i=i+1)
      G[i] <= extB[i+1] ^ extB[i];
end

endmodule</pre>
```

When we run our unit test, we get:

#### 5.4 Restrictions

In the ideal case, it should be possible to simulate any HDL description seamlessly with MyHDL. Moreover the communicating signals at each side should act transparently as a single one, enabling fully race free operation.

For various reasons, it may not be possible or desirable to achieve full generality. As anyone that has developed applications with the Verilog PLI can testify, the restrictions in a particular simulator, and the differences over various simulators, can be quite frustrating. Moreover, full generality may require a disproportionate amount of development work compared to a slightly less general solution that may be sufficient for the target application.

Consequently, I have tried to achieve a solution which is simple enough so that one can reasonably expect that any PLI-enabled simulator can support it, and that is relatively easy to verify and maintain. At the same time, the solution is sufficiently general to cover the target application space.

The result is a compromise that places certain restrictions on the HDL code. In this section, these restrictions are presented.

#### 5.4.1 Only passive HDL can be co-simulated

The most important restriction of the MyHDL co-simulation solution is that only "passive" HDL can be co-simulated. This means that the HDL code should not contain any statements with time delays. In other words, the MyHDL simulator should be the master of time; in particular, any clock signal should be generated at the MyHDL side.

At first this may seem like an important restriction, but if one considers the target application for co-simulation, it probably isn't.

MyHDL supports co-simulation so that test benches for HDL designs can be written in Python. Let's consider the nature of the target HDL designs. For high-level, behavioral models that are not intended for implementation, it should come as no surprise that I would recommend to write them in MyHDL directly; that is one of the goals of the MyHDL effort. Likewise, gate level designs with annotated timing are not the target application: static timing analysis is a much better verification method for such designs.

Rather, the targeted HDL designs are naturally models that are intended for implementation, most likely through synthesis. As time delays are meaningless in synthesizable code, the restriction is compatible with the target application.

#### 5.4.2 Race sensitivity issues

In a typical RTL code, some events cause other events to occur in the same time step. For example, when a clock signal triggers some signals may change in the same time step. For race-free operation, an HDL must differentiate between such events within a time step. This is done by the concept of "delta" cycles. In a fully general, race free co-simulation, the co-simulators would communicate at the level of delta cycles. However, in MyHDL co-simulation, this is not entirely the case.

Delta cycles from the MyHDL simulator toward the HDL co-simulator are preserved. However, in the opposite direction, they are not. The signals changes are only returned to the MyHDL simulator after all delta cycles have been performed in the HDL co-simulator.

What does this mean? Let's start with the good news. As explained in the previous section, the concept behind MyHDL co-simulation implies that clocks are generated at the MyHDL side. When using a MyHDL clock and its corresponding HDL signal directly as a clock, co-simulation is race free. In other words, the case that most closely reflects the MyHDL co-simulation approach, is race free.

The situation is different when you want to use a signal driven by the HDL (and the corresponding MyHDL signal) as a clock. Communication triggered by such a clock is not race free. The solution is to treat such an interface as a chip interface instead of an RTL interface. For example, when data is triggered at positive clock edges, it can safely be sampled at negative clock edges. Alternatively, the MyHDL data signals can be declared with a delay value, so that they are guaranteed to change after the clock edge.

# 5.5 Implementation notes

This section requires some knowledge of PLI terminology.

Enabling a simulator for co-simulation requires a PLI module written in C. In Verilog, the PLI is part of the "standard". However, different simulators implement different versions and

portions of the standard. Worse yet, the behavior of certain PLI callbacks is not defined on some essential points. As a result, one should plan to write or at least customize a specific PLI module for any simulator. The release contains a PLI module for the open source Icarus and Cver simulators.

This section documents the current approach and status of the PLI module implementation and some reflections on future implementations.

#### 5.5.1 Icarus Verilog

#### Delta cycle implementation

To make co-simulation work, a specific type of PLI callback is needed. The callback should be run when all pending events have been processed, while allowing the creation of new events in the current time step (e.g. by the MyHDL simulator). In some Verilog simulators, the cbReadWriteSync callback does exactly that. However, in others, including Icarus, it does not. The callback's behavior is not fully standardized; some simulators run the callback before non-blocking assignment events have been processed.

Consequently, I had to look for a workaround. One half of the solution is to use the cbReadOnlySync callback. This callback runs after all pending events have been processed. However, it does not permit to create new events in the current time step. The second half of the solution is to map MyHDL delta cycles onto real Verilog time steps. Note that fortunately I had some freedom here because of the restriction that only passive HDL code can be co-simulated.

I chose to make the time granularity in the Verilog simulator a 1000 times finer than in the MyHDL simulator. For each MyHDL time step, 1000 Verilog time steps are available for MyHDL delta cycles. In practice, only a few delta cycles per time step should be needed. Exceeding this limit almost certainly indicates a design error; the limit is checked at run-time. The factor 1000 also makes it easy to distinguish "real" time from delta cycle time when printing out the Verilog time.

#### Passive Verilog check

As explained before, co-simulated Verilog should not contain delay statements. Ideally, there should be a run-time check to flag non-compliant code. However, there is currently no such check in the Icarus module.

The check can be written using the cbNextSimTime VPI callback in Verilog. However, Icarus 0.7 doesn't support this callback. In the meantime, support for it has been added to the Icarus development branch. When Icarus 0.8 is released, a check will be added.

In the mean time, just don't do this. It may appear to "work" but it really won't as events will be missed over the co-simulation interface.

#### 5.5.2 Cver

MyHDL co-simulation is supported with the open source Verilog simulator Cver. The PLI module is based on the one for Icarus and basically has the same functionality. Only some cosmetic modifications were required.

#### 5.5.3 Other Verilog simulators

The Icarus module is written with VPI calls, which are provided by the most recent generation of the Verilog PLI. Some simulators may only support TF/ACC calls, requiring a complete redesign of the interface module.

If the simulator supports VPI, the Icarus module should be reusable to a large extent. However, it may be possible to improve on it. The workaround to support delta cycles described in Section 5.5.1 may not be necessary. In some simulators, the cbReadWriteSync callback occurs after all events (including non-blocking assignments) have been processed. In that case, the functionality can be supported without a finer time granularity in the Verilog simulator.

There are also Verilog standardization efforts underway to resolve the ambiguity of the cbReadWriteSync callback. The solution will be to introduce new, well defined callbacks. From reading some proposals, I conclude that the cbEndOfSimTime callback would provide the required functionality.

The MyHDL project currently has no access to commercial Verilog simulators, so progress in co-simulation support depends on external interest and participation. Users have reported that they are using MyHDL co-simulation with the simulators from Aldec and Modelsim.

### 5.5.4 Interrupted system calls

The PLI module uses read and write system calls to communicate between the co-simulators. The implementation assumes that these calls are restarted automatically by the operating system when interrupted. This is apparently what happens on the Linux box on which MyHDL is developed.

It is known how non-restarted interrupted system calls should be handled, but currently such code cannot be tested on the MyHDL development platform. Also, it is not clear whether this is still a relevant issue with modern operating systems. Therefore, this issue has not been addressed at this moment. However, assertions have been included that should trigger when this situation occurs.

Whenever an assertion fires in the PLI module, please report it. The same holds for Python exceptions that cannot be easily explained.

## 5.5.5 VHDL

It would be nice to have an interface to VHDL simulators such as the Modelsim VHDL simulator. This will require a PLI module using the PLI of the VHDL simulator.

The MyHDL project currently has no access to commercial VHDL simulators, so progress in co-simulation support will depend on external interest and participation.

# Conversion to Verilog

#### 6.1 Introduction

MyHDL supports the automatic conversion of implementation-oriented MyHDL code to Verilog code. This feature provides a direct path from Python to an FPGA or ASIC implementation.

# 6.2 Solution description

The solution works as follows. The hardware description should satisfy certain constraints that are typical for implementation-oriented hardware modeling. Subsequently, such a design is converted to an equivalent model in the Verilog language, using the function toVerilog from the MyHDL library. Finally, a third-party *synthesis tool* is used to convert the Verilog design to a gate implementation for an ASIC or FPGA. There are a number of Verilog synthesis tools available, varying in price, capabilities, and target implementation technology.

The conversion does not start from source files, but from an instantiated design that has been *elaborated* by the Python interpreter. The converter uses the Python profiler to track the interpreter's operation and to infer the design structure and name spaces. It then selectively compiles pieces of source code for additional analysis and for conversion. This is done using the Python compiler package.

# 6.3 Features

#### 6.3.1 The design is converted after elaboration

Elaboration refers to the initial processing of a hardware description to achieve a representation of a design instance that is ready for simulation or synthesis. In particular, structural parameters and constructs are processed in this step. In MyHDL, the Python interpreter itself is used for elaboration. A Simulation object is constructed with elaborated design instances as arguments. Likewise, the Verilog conversion works on an elaborated design instance. The Python interpreter is thus used as much as possible.

#### 6.3.2 The structural description can be arbitrarily complex and hierarchical

As the conversion works on an elaborated design instance, any modeling constraints only apply to the leaf elements of the design structure, that is, the co-operating generators. In other

words, there are no restrictions on the description of the design structure: Python's full power can be used for that purpose. Also, the design hierarchy can be arbitrarily deep.

## 6.3.3 Generators are mapped to Verilog always or initial blocks

The converter analyzes the code of each generator and maps it to a Verilog always blocks if possible, and to an initial block otherwise. The converted Verilog design will be a flat "net list of blocks".

#### 6.3.4 The Verilog module interface is inferred from signal usage

In MyHDL, the input or output direction of interface signals is not explicitly declared. The converter investigates signal usage in the design hierarchy to infer whether a signal is used as input, output, or as an internal signal. Internal signals are given a hierarchical name in the Verilog output.

## 6.3.5 Function calls are mapped to a unique Verilog function or task call

The converter analyzes function calls and function code to see if they should be mapped to Verilog functions or to tasks. Python functions are much more powerful than Verilog subprograms; for example, they are inherently generic, and they can be called with named association. To support this power in Verilog, a unique Verilog function or task is generated per Python function call.

#### 6.3.6 If-then-else structures may be mapped to Verilog case statements

Python does not provide a case statement. However, the converter recognizes if-then-else structures in which a variable is sequentially compared to items of an enumeration type, and maps such a structure to a Verilog case statement with the appropriate synthesis attributes.

#### 6.3.7 Choice of encoding schemes for enumeration types

The enum function in MyHDL returns an enumeration type. This function takes an additional parameter *encoding* that specifies the desired encoding in the implementation: binary, one hot, or one cold. The Verilog converter generates the appropriate code.

### 6.3.8 Support for RAM inference

Certain synthesis tools can map Verilog memories to RAM structures. To support this interesting feature, the Verilog converter maps lists of signals to Verilog memories.

#### 6.3.9 Support for ROM memory

Some synthesis tools can infer a ROM from a case statement. The Verilog converter does the expansion into a case statement automatically, based on a higher level description. The ROM access is described in a single line, by indexing into a tuple of integers.

#### 6.3.10 Support for signed arithmetic

In MyHDL, working with negative numbers is trivial: one just uses intbv objects with negative values. By contrast, negative numbers are tricky in Verilog. The language makes a difference between an unsigned and a signed representation, and the user has to declare signed variables explicitly. When the two representations are mixed in an expression, all operands are interpreted as unsigned, which typically leads to unexpected results.

The Verilog converter handles negative intbv objects by using a signed Verilog representation. Also, it automatically performs sign extension and casting to a signed representation when unsigned numbers are used in a mixed expression. In this way, it automates a task which is notoriously hard to get right in Verilog directly.

# 6.3.11 Support for user-defined Verilog code

If desired, the user can bypass the regular Verilog conversion and describe user-defined code to be inserted instead.

## 6.4 The convertible subset

#### 6.4.1 Introduction

Unsurprisingly, not all MyHDL code can be converted to Verilog. In fact, there are very important restrictions. As the goal of the conversion functionality is implementation, this should not be a big issue: anyone familiar with synthesis is used to similar restrictions in the *synthesizable subset* of Verilog and VHDL. The converter attempts to issue clear error messages when it encounters a construct that cannot be converted.

In practice, the synthesizable subset usually refers to RTL synthesis, which is by far the most popular type of synthesis today. There are industry standards that define the RTL synthesis subset. However, those were not used as a model for the restrictions of the MyHDL converter, but as a minimal starting point. On that basis, whenever it was judged easy or useful to support an additional feature, this was done. For example, it is actually easier to convert while loops than for loops even though they are not RTL-synthesizable. As another example, print is supported because it's so useful for debugging, even though it's not synthesizable. In summary, the convertible subset is a superset of the standard RTL synthesis subset, and supports synthesis tools with more advanced capabilities, such as behavioral synthesis.

Recall that any restrictions only apply to the design post elaboration. In practice, this means that they apply only to the code of the generators, that are the leaf functional blocks in a My-HDL design.

#### 6.4.2 Coding style

A natural restriction on convertible code is that it should be written in MyHDL style: cooperating generators, communicating through signals, and with sensitivity lists specifying wait points and resume conditions. Supported resume conditions are a signal edge, a signal change, or a tuple of such conditions.

# 6.4.3 Supported types

The most important restriction regards object types. Verilog is an almost typeless language, while Python is strongly (albeit dynamically) typed. The converter has to infer the types of names used in the code, and map those names to Verilog variables.

Only a limited amount of types can be converted. Python int and long objects are mapped to Verilog integers. All other supported types are mapped to Verilog regs (or wires), and therefore need to have a defined bit width. The supported types are the Python bool type, the MyHDL intbv type, and MyHDL enumeration types returned by function enum. The latter objects can also be used as the base object of a Signal.

intbv objects must be constructed so that a bit width can be inferred. This can be done by specifying minimum and maximum values, e.g. as follows:

```
index = intbv(0, min=MIN, max=MAX)
```

The Verilog converter supports intbv objects that can take negative values.

Alternatively, a slice can be taken from an intbv object as follows:

```
index = intbv(0)[N:]
```

Such as slice returns a new intbv object, with minimum value 0, and maximum value 2\*\*N.

#### 6.4.4 Supported statements

The following is a list of the statements that are supported by the Verilog converter, possibly qualified with restrictions or usage notes.

break

continue

def

for The only supported iteration scheme is iterating through sequences of integers returned by built-in function range or MyHDL function downrange. The optional else clause is not supported.

if if, elif, and else clauses are fully supported.

pass

Print When printing an interpolated string, the format specifiers are copied verbatim to the Verilog output. Printing to a file (with syntax '>>') is not supported.

raise This statement is mapped to Verilog statements that end the simulation with an error message.

return

yield The yielded expression can be a signal, a signal edge as specified by MyHDL functions posedge or negedge, or a tuple of signals and edge specifications.

while The optional else clause is not supported.

## 6.4.5 Supported built-in functions

The following is a list of the built-in functions that are supported by the Verilog converter.

- bool() This function can be used to typecast an object explictly to its boolean interpretation.
- len() For Signal and intbv objects, function len() returns the bit width.
- int() This function can be used to typecast an object explictly to its integer interpretation.

#### 6.4.6 Excluding code from conversion

For some tasks, such as debugging, it may be useful to insert arbitratry Python code that should not be converted.

The Verilog convertor supports this by ignoring all code that is embedded in a if \_\_debug\_\_ test. The value of the \_\_debug\_\_ variable is not taken into account.

# 6.5 Methodology notes

#### 6.5.1 Simulation

In the Python philosophy, the run-time rules. The Python compiler doesn't attempt to detect a lot of errors beyond syntax errors, which given Python's ultra-dynamic nature would be an almost impossible task anyway. To verify a Python program, one should run it, preferably using unit testing to verify each feature.

The same philosophy should be used when converting a MyHDL description to Verilog: make sure the simulation runs fine first. Although the converter checks many things and attempts to issue clear error messages, there is no guarantee that it does a meaningful job unless the simulation runs fine.

# 6.5.2 Conversion output verification

It is always prudent to verify the converted Verilog output. To make this task easier, the converter also generates a test bench that makes it possible to simulate the Verilog design using the Verilog co-simulation interface. This permits to verify the Verilog code with the same test bench used for the MyHDL code. This is also how the Verilog converter development is being verified.

#### 6.5.3 Assignment issues

Name assignment in Python

Name assignment in Python is a different concept than in many other languages. This point is very important for effective modeling in Python, and even more so for synthesizable MyHDL code. Therefore, the issues are discussed here explicitly.

Consider the following name assignments:

```
a = 4
a = ''a string''
a = False
```

In many languages, the meaning would be that an existing variable *a* gets a number of different values. In Python, such a concept of a variable doesn't exist. Instead, assignment merely creates a new binding of a name to a certain object, that replaces any previous binding. So in the example, the name *a* is bound a number of different objects in sequence.

The Verilog converter has to investigate name assignment and usage in MyHDL code, and to map names to Verilog variables. To achieve that, it tries to infer the type and possibly the bit width of each expression that is assigned to a name.

Multiple assignments to the same name can be supported if it can be determined that a consistent type and bit width is being used in the assignments. This can be done for boolean expressions, numeric expressions, and enumeration type literals. In Verilog, the corresponding name is mapped to a single bit reg, an integer, or a reg with the appropriate width, respectively.

In other cases, a single assignment should be used when an object is created. Subsequent value changes are then achieved by modification of an existing object. This technique should be used for Signal and intbv objects.

#### Signal assignment

Signal assignment in MyHDL is implemented using attribute assignment to attribute next. Value changes are thus modeled by modification of the existing object. The converter investigates the Signal object to infer the type and bit width of the corresponding Verilog variable.

#### intbv objects

Type intbv is likely to be the workhorse for synthesizable modeling in MyHDL. An intbv instance behaves like a (mutable) integer whose individual bits can be accessed and modified. Also, it is possible to constrain its set of values. In addition to error checking, this makes it possible to infer a bit width, which is required for implementation.

In Verilog, an intbv instance will be mapped to a reg with an appropriate width. As noted before, it is not possible to modify its value using name assignment. In the following, we will show how it can be done instead. Consider:

```
a = intbv(0)[8:]
```

This is an intbv object with initial value 0 and bit width 8. The change its value to 5, we can use slice assignment:

```
a[8:] = 5
```

The same can be achieved by leaving the bit width unspecified, which has the meaning to change "all" bits:

```
a[:] = 5
```

Often the new value will depend on the old one. For example, to increment an intbv with the technique above:

```
a[:] = a + 1
```

Python also provides *augmented* assignment operators, which can be used to implement inplace operations. These are supported on intbv objects and by the converter, so that the increment can also be done as follows:

```
a += 1
```

# 6.6 Converter usage

We will demonstrate the conversion process by showing some examples.

#### 6.6.1 A small sequential design

Consider the following MyHDL code for an incrementer module:

```
ACTIVE_LOW, INACTIVE_HIGH = 0, 1
def inc(count, enable, clock, reset, n):
    """ Incrementer with enable.
    count -- output
    enable -- control input, increment when 1
    clock -- clock input
    reset -- asynchronous reset input
    n -- counter max value
    .....
    @always(clock.posedge, reset.negedge)
    def incProcess():
        if reset == ACTIVE_LOW:
            count.next = 0
        else:
            if enable:
                count.next = (count + 1) % n
    return incProcess
```

In Verilog terminology, function inc corresponds to a module, while the decorated function incProcess roughly corresponds to an always block.

Normally, to simulate the design, we would "elaborate" an instance as follows:

```
m = 8
n = 2 ** m

count = Signal(intbv(0)[m:])
enable = Signal(bool(0))
clock, reset = [Signal(bool()) for i in range(2)]
inc_inst = inc(count, enable, clock, reset, n=n)
```

inc\_inst is an elaborated design instance that can be simulated. To convert it to Verilog, we change the last line as follows:

```
inc_inst = toVerilog(inc, count, enable, clock, reset, n=n)
```

Again, this creates an instance that can be simulated, but as a side effect, it also generates an equivalent Verilog module in file 'inc.v'. The Verilog code looks as follows:

```
module inc_inst (
    count,
    enable,
    clock,
    reset
);
output [7:0] count;
reg [7:0] count;
input enable;
input clock;
input reset;
always @(posedge clock or negedge reset) begin: _MYHDL1_BLOCK
    if ((reset == 0)) begin
        count <= 0;</pre>
    end
    else begin
        if (enable) begin
            count <= ((count + 1) % 256);</pre>
        end
    end
end
endmodule
```

You can see the module interface and the always block, as expected from the MyHDL design.

# 6.6.2 A small combinatorial design

The second example is a small combinatorial design, more specifically the binary to Gray code converter from previous chapters:

```
def bin2gray(B, G, width):
    """ Gray encoder.

B -- input intbv signal, binary encoded
G -- output intbv signal, gray encoded
width -- bit width

"""

@always_comb
def logic():
    Bext = intbv(0)[width+1:]
    Bext[:] = B
    for i in range(width):
        G.next[i] = Bext[i+1] ^ Bext[i]
```

As before, you can create an instance and convert to Verilog as follows:

```
width = 8

B = Signal(intbv(0)[width:])
G = Signal(intbv(0)[width:])

bin2gray_inst = toVerilog(bin2gray, B, G, width)
```

The generated Verilog code looks as follows:

```
module bin2gray (
    Β,
    G
);
input [7:0] B;
output [7:0] G;
reg [7:0] G;
always @(B) begin: _bin2gray_logic
    integer i;
    reg [9-1:0] Bext;
    Bext = 9'h0;
    Bext = B;
    for (i=0; i<8; i=i+1) begin
        G[i] <= (Bext[(i + 1)] ^ Bext[i]);</pre>
end
endmodule
```

## 6.6.3 A hierarchical design

The Verilog converter can handle designs with an arbitrarily deep hierarchy.

For example, suppose we want to design an incrementer with Gray code output. Using the designs from previous sections, we can proceed as follows:

```
ACTIVE_LOW, INACTIVE_HIGH = 0, 1

def GrayInc(graycnt, enable, clock, reset, width):
    bincnt = Signal(intbv(0)[width:])

inc_1 = inc(bincnt, enable, clock, reset, n=2**width)
    bin2gray_1 = bin2gray(B=bincnt, G=graycnt, width=width)

return inc_1, bin2gray_1
```

According to Gray code properties, only a single bit will change in consecutive values. However, as the bin2gray module is combinatorial, the output bits may have transient glitches, which may not be desirable. To solve this, let's create an additional level of hierarchy and add an output register to the design. (This will create an additional latency of a clock cycle, which may not be acceptable, but we will ignore that here.)

```
def GrayIncReg(graycnt, enable, clock, reset, width):
    graycnt_comb = Signal(intbv(0)[width:])
    gray_inc_1 = GrayInc(graycnt_comb, enable, clock, reset, width)
    @always(clock.posedge)
    def reg_1():
        graycnt.next = graycnt_comb
    return gray_inc_1, reg_1
```

We can convert this hierarchical design as before:

```
width = 8
graycnt = Signal(intbv()[width:])
enable, clock, reset = [Signal(bool()) for i in range(3)]
gray_inc_reg_1 = toVerilog(GrayIncReg, graycnt, enable, clock, reset, width)
```

The Verilog output code looks as follows:

```
module GrayIncReg (
    graycnt,
    enable,
    clock,
    reset
);
output [7:0] graycnt;
reg [7:0] graycnt;
input enable;
input clock;
input reset;
reg [7:0] graycnt_comb;
reg [7:0] _gray_inc_1_bincnt;
always @(posedge clock or negedge reset) begin: _GrayIncReg_gray_inc_1_inc_1_incProcess
    if ((reset == 0)) begin
        _gray_inc_1_bincnt <= 0;</pre>
    end
    else begin
        if (enable) begin
            _gray_inc_1_bincnt <= ((_gray_inc_1_bincnt + 1) % 256);</pre>
        end
    end
end
always @(_gray_inc_1_bincnt) begin: _GrayIncReg_gray_inc_1_bin2gray_1_logic
    integer i;
    reg [9-1:0] Bext;
    Bext = 9'h0;
    Bext = _gray_inc_1_bincnt;
    for (i=0; i<8; i=i+1) begin
        graycnt_comb[i] <= (Bext[(i + 1)] ^ Bext[i]);</pre>
    end
end
always @(posedge clock) begin: _GrayIncReg_reg_1
    graycnt <= graycnt_comb;</pre>
end
endmodule
```

Note that the output is a flat "net list of blocks", and that hierarchical signal names are generated as necessary.

#### 6.6.4 Optimizations for finite state machines

As often in hardware design, finite state machines deserve special attention.

In Verilog and VHDL, finite state machines are typically described using case statements. Python doesn't have a case statement, but the converter recognizes particular if-then-else structures and maps them to case statements. This optimization occurs when a variable whose

type is an enumerated type is sequentially tested against enumeration items in an if-then-else structure. Also, the appropriate synthesis pragmas for efficient synthesis are generated in the Verilog code.

As a further optimization, function enum was enhanced to support alternative encoding schemes elegantly, using an additional parameter *encoding*. For example:

```
t_State = enum('SEARCH', 'CONFIRM', 'SYNC', encoding='one_hot')
```

The default encoding is 'binary'; the other possibilities are 'one\_hot' and 'one\_cold'. This parameter only affects the conversion output, not the behavior of the type. The generated Verilog code for case statements is optimized for an efficient implementation according to the encoding. Note that in contrast, a Verilog designer has to make nontrivial code changes to implement a different encoding scheme.

As an example, consider the following finite state machine, whose state variable uses the enumeration type defined above:

```
ACTIVE\_LOW = 0
     FRAME_SIZE = 8
     def FramerCtrl(SOF, state, syncFlag, clk, reset_n, t_State):
         """ Framing control FSM.
         SOF -- start-of-frame output bit
         state -- FramerState output
         syncFlag -- sync pattern found indication input
         clk -- clock input
         reset_n -- active low reset
         11 11 11
         index = Signal(intbv(0)[8:]) # position in frame
         @always(clk.posedge, reset_n.negedge)
         def FSM():
             if reset_n == ACTIVE_LOW:
                 SOF.next = 0
                  index.next = 0
                 state.next = t_State.SEARCH
             else:
                 index.next = (index + 1) % FRAME_SIZE
                 SOF.next = 0
                  if state == t_State.SEARCH:
                      index.next = 1
                      if syncFlag:
                          state.next = t_State.CONFIRM
                  elif state == t_State.CONFIRM:
                     if index == 0:
                          if syncFlag:
                              state.next = t_State.SYNC
                          else:
                              state.next = t_State.SEARCH
                  elif state == t_State.SYNC:
                      if index == 0:
                          if not syncFlag:
                              state.next = t_State.SEARCH
                      SOF.next = (index == FRAME_SIZE-1)
                  else:
                     raise ValueError("Undefined state")
         return FSM
The conversion is done as before:
     SOF = Signal(bool(0))
     syncFlag = Signal(bool(0))
     clk = Signal(bool(0))
     reset_n = Signal(bool(1))
     state = Signal(t_State.SEARCH)
```

framerctrl\_inst = toVerilog(FramerCtrl, SOF, state, syncFlag, clk, reset\_n)

The Verilog output looks as follows:

```
module FramerCtrl (
    SOF,
    state,
    syncFlag,
    clk,
    reset_n
);
output SOF;
reg SOF;
output [2:0] state;
reg [2:0] state;
input syncFlag;
input clk;
input reset_n;
reg [7:0] index;
always @(posedge clk or negedge reset_n) begin: _FramerCtrl_FSM
    if ((reset_n == 0)) begin
        SOF <= 0;
        index <= 0;
        state <= 3'b001;
    end
    else begin
        index <= ((index + 1) % 8);</pre>
        SOF <= 0;
        // synthesis parallel_case full_case
        casez (state)
            3'b??1: begin
                index <= 1;
                 if (syncFlag) begin
                     state <= 3'b010;
                 end
            end
            3'b?1?: begin
                 if ((index == 0)) begin
                     if (syncFlag) begin
                         state <= 3'b100;
                     end
                     else begin
                         state <= 3'b001;
                     end
                 end
            end
            3'b1??: begin
                 if ((index == 0)) begin
                     if ((!syncFlag)) begin
                         state <= 3'b001;
                     end
                 end
                SOF \le (index == (8 - 1));
            end
            default: begin
                 $display("ValueError(Undefined state)");
                 $finish;
            end
        endcase
    end
```

6.6. Contverter usage

#### 6.6.5 RAM inference

Certain synthesis tools can map Verilog memories to RAM structures. To support this interesting feature, the Verilog converter maps lists of signals in MyHDL to Verilog memories.

The following MyHDL example is a ram model that uses a list of signals to model the internal memory.

```
def RAM(dout, din, addr, we, clk, depth=128):
    """ Ram model """

mem = [Signal(intbv(0)[8:]) for i in range(depth)]

@always(clk.posedge)
def write():
    if we:
        mem[int(addr)].next = din

@always_comb
def read():
    dout.next = mem[int(addr)]

return write, read
```

With the appropriate signal definitions for the interface ports, it is converted to the following Verilog code. Note how the list of signals mem is mapped to a Verilog memory.

```
module RAM (
    dout,
    din,
    addr,
    we,
    clk
);
output [7:0] dout;
wire [7:0] dout;
input [7:0] din;
input [6:0] addr;
input we;
input clk;
reg [7:0] mem [0:128-1];
always @(posedge clk) begin: _RAM_write
    if (we) begin
        mem[addr] <= din;</pre>
    end
end
assign dout = mem[addr];
endmodule
```

#### 6.6.6 ROM inference

Some synthesis tools can infer a ROM memory from a case statement. The Verilog converter can perform the expansion into a case statement automatically, based on a higher level description. The ROM access is described in a single line, by indexing into a tuple of integers. The tuple can be described manually, but also by programmatical means. Note that a tuple is used instead of a list to stress the read-only character of the memory.

The following example illustrates this functionality. ROM access is described as follows:

```
def rom(dout, addr, CONTENT):
    @always_comb
    def read():
        dout.next = CONTENT[int(addr)]
    return read
```

The ROM content is described as a tuple of integers. When the ROM content is defined, the conversion can be performed:

```
CONTENT = (17, 134, 52, 9)
dout = Signal(intbv(0)[8:])
addr = Signal(intbv(0)[4:])
toVerilog(rom, dout, addr, CONTENT)
```

The Verilog output code is as follows:

```
module rom (
    dout,
    addr
);
output [7:0] dout;
reg [7:0] dout;
input [3:0] addr;
always @(addr) begin: _rom_read
    // synthesis parallel_case full_case
    case (addr)
        0: dout <= 17;
        1: dout <= 134;
        2: dout <= 52;
        default: dout <= 9;</pre>
    endcase
end
endmodule
```

#### 6.6.7 User-defined Verilog code

MyHDL provides a way to include user-defined Verilog code during the conversion process.

MyHDL defines a hook that is understood by the converter but ignored by the simulator. The hook is called \_\_verilog\_\_. It operates like a special return value. When a MyHDL function defines \_\_verilog\_\_, the Verilog converter will use its value instead of the regular return value.

The value of \_\_verilog\_\_ should be a format string that uses keys in its format specifiers. The keys refer to the variable names in the context of the string.

Example:

```
def inc_comb(nextCount, count, n):
    @always_comb
    def logic():
        # note: '-' instead of '+'
            nextCount.next = (count - 1) % n

    nextCount.driven = "wire"

    __verilog__ =\
"""

assign %(nextCount)s = (%(count)s + 1) %% %(n)s;
"""

return logic
```

The converted code looks as follows:

```
module inc_comb (
    nextCount,
    count
);

output [7:0] nextCount;
wire [7:0] nextCount;
input [7:0] count;

assign nextCount = (count + 1) % 128;
endmodule
```

In this example, conversion of the inc\_comb function is bypassed and the user-defined Verilog code is inserted instead. Note that the user-defined code refers to signals and parameters in the MyHDL context by using format specifiers. During conversion, the appropriate hierarchical names and parameter values will be filled in. Note also that the format specifier indicator % needs to be escaped (by doubling it) if it is required in the user-defined code.

There is one more issue that needs user attention. Normally, the Verilog converter infers inputs, internal signals, and outputs. It also detects undriven and multiple driven signals. To do this, it assumes that signals are not driven by default. It then processes the code to find

out which signals are driven from where. However, it cannot do this for user-defined code. Without additional help, this will result in warnings or errors during the inference process, or in compilation errors from invalid Verilog code. The user should solve this by setting the driven attribute for signals that are driven from the user-defined code. In the example code above, note the following assignment:

```
nextCount.driven = "wire"
```

This specifies that the nextCount signal is driven as a Verilog wire from this module. The allowed values of the driven attribute are 'wire' and 'reg'. The value specifies how the user-defined Verilog code drives the signal in Verilog. To decide which value to use, consider how the signal should be declared in Verilog after the user-defined code is inserted.

#### 6.7 Known issues

- **Verilog integers are 32 bit wide** Usually, Verilog integers are 32 bit wide. In contrast, Python is moving toward integers with undefined width. Python int and long variables are mapped to Verilog integers; so for values wider than 32 bit this mapping is incorrect.
- Synthesis pragmas are specified as Verilog comments. The recommended way to specify synthesis pragmas in Verilog is through attribute lists. However, the Icarus simulator doesn't support them for case statements (to specify parallel\_case and full\_case pragmas). Therefore, the old but deprecated method of synthesis pragmas in Verilog comments is still used.
- Inconsistent place of the sensitivity list inferred from always\_comb. The semantics of always\_comb, both in Verilog and MyHDL, is to have an implicit sensitivity list at the end of the code. However, this may not be synthesizable. Therefore, the inferred sensitivity list is put at the top of the corresponding always block. This may cause inconsistent behavior at the start of the simulation. The workaround is to create events at time 0.
- **Non-blocking assignments to task arguments don't work.** Non-blocking (signal) assignments to task arguments don't work for an as yet unknown reason.

6.7. Known issues 73

## Reference

MyHDL is implemented as a Python package called myhdl. This chapter describes the objects that are exported by this package.

#### 7.1 Simulation

#### 7.1.1 The Simulation class

class Simulation(arg [, arg ...])

Class to construct a new simulation. Each argument should be a MyHDL instance. In MyHDL, an instance is recursively defined as being either a sequence of instances, or a MyHDL generator, or a Cosimulation object. See section 7.2.2 for the definition of MyHDL generators and their interaction with a Simulation object. See Section 7.3 for the Cosimulation object. At most one Cosimulation object can be passed to a Simulation constructor.

A Simulation object has the following method:

run([duration])

Run the simulation forever (by default) or for a specified duration.

#### 7.1.2 Simulation support functions

now()

Returns the current simulation time.

exception StopSimulation()

Base exception that is caught by the Simulation.run() method to stop a simulation.

#### 7.1.3 Waveform tracing

traceSignals(func[,\*args][,\*\*kwargs])

Enables signal tracing to a VCD file for waveform viewing. *func* is a function that returns an instance. traceSignals() calls *func* under its control and passes \*args and \*\*kwargs to the call. In this way, it finds the hierarchy and the signals to be traced.

The return value is the same as would be returned by the call func(\*args, \*\*kwargs). The top-level instance name and the basename of the VCD output filename is func.func\_name by default. If the VCD file exists already, it will be moved to a backup file by attaching a timestamp to it, before creating the new file.

The traceSignals callable has the following attribute:

name

This attribute is used to overwrite the default top-level instance name and the basename of the VCD output filename.

## 7.2 Modeling

#### 7.2.1 The Signal class

class Signal([val=None] [, delay=0])

This class is used to construct a new signal and to initialize its value to *val*. Optionally, a delay can be specified.

A Signal object has the following attributes:

posedge

Attribute that represents the positive edge of a signal, to be used in sensitivity lists.

negedge

Attribute that represents the negative edge of a signal, to be used in sensitivity lists.

next

Read-write attribute that represents the next value of the signal.

val

Read-only attribute that represents the current value of the signal.

This attribute is always available to access the current value; however in many practical case it will not be needed. Whenever there is no ambiguity, the Signal object's current value is used implicitly. In particular, all Python's standard numeric, bit-wise, logical and comparison operators are implemented on a Signal object by delegating to its current value. The exception is augmented assignment. These operators are not implemented as they would break the rule that the current value should be a read-only attribute. In addition, when a Signal object is assigned to the next attribute of another Signal object, its current value is assigned instead.

min

Read-only attribute that is the minimum value (inclusive) of a numeric signal, or *None* for no minimum.

max

Read-only attribute that is the maximum value (exclusive) of a numeric signal, or *None* for no maximum.

driven

Writable attribute that can be used to indicate that the signal is supposed to be driven from the MyHDL code, and how it should be declared in Verilog after conversion. The allowed values are 'reg' and 'wire'.

This attribute is useful when the Verilog converter cannot infer automatically whether and how a signal is driven. This occurs when the signal is driven from user-defined Verilog code.

#### 7.2.2 MyHDL generators and trigger objects

MyHDL generators are standard Python generators with specialized yield statements. In hardware description languages, the equivalent statements are called *sensitivity lists*. The general format of yield statements in MyHDL generators is:

```
yield clause [, clause ...]
```

When a generator executes a yield statement, its execution is suspended at that point. At the same time, each *clause* is a *trigger object* which defines the condition upon which the generator should be resumed. However, per invocation of a yield statement, the generator resumes exactly once, regardless of the number of clauses. This happens on the first trigger that occurs.

In this section, the trigger objects and their functionality will be described.

Some MyHDL objects that are described elsewhere can directly be used as trigger objects. In particular, a signal can be used as a trigger object. Whenever a signal changes value, the generator resumes. Likewise, the objects referred to by the signal attributes posedge and negedge are trigger objects. The generator resumes on the occurrence of a positive or a negative edge on the signal, respectively. An edge occurs when there is a change from false to true (positive) or vice versa (negative). For the full description of the Signal class and its attributes, see section 7.2.1.

Furthermore, MyHDL generators can be used as clauses in yield statements. Such a generator is forked, and starts operating immediately, while the original generator waits for it to complete. The original generator resumes when the forked generator returns.

In addition, the following functions return trigger objects:

delay(t)

Return a trigger object that specifies that the generator should resume after a delay *t*.

Join a number of trigger objects together and return a joined trigger object. The effect is that the joined trigger object will trigger when *all* of its arguments have triggered.

Finally, as a special case, the Python None object can be present in a yield statement. It is the do-nothing trigger object. The generator immediately resumes, as if no yield statement were present. This can be useful if the yield statement also has generator clauses: those generators are forked, while the original generator resumes immediately.

#### 7.2.3 Decorator functions

MyHDL defines a number of decorator functions, that make it easier to create generators from local generator functions.

instance()

The instance decorator is the most general decorator. It automatically creates a generator by calling the decorated generator function.

It is used as follows:

7.2. Modeling 77

```
def top(...):
    ...
    @instance
    def inst():
        <generator body>
    ...
    return inst, ...
```

This is equivalent to:

```
def top(...):
    ...
    def _gen_func():
        <generator body>
    ...
    inst = _gen_func()
    ...
    return inst, ...
```

## always(arg[,\*args])

The always decorator is a specialized decorator that targets a widely used coding pattern. It is used as follows:

This is equivalent to the following:

```
def top(...):
    ...
    def _func():
        <body>

    def _gen_func()
        while True:
            yield event1, event2, ...
            _func()
    ...
    inst = _gen_func()
    ...
    return inst, ...
```

The argument list of the decorator corresponds to the sensitivity list. Only signals, edge specifiers, or delay objects are allowed. The decorated function should be a classic function.

```
always_comb()
```

The always\_comb decorator is used to describe combinatorial logic.

```
def top(...):
    ...
    @always_comb
    def comb_inst():
        <combinatorial body>
    ...
    return comb_inst, ...
```

The always\_comb decorator infers the inputs of the combinatorial logic and the corresponding sensitivity list automatically. The decorated function should be a classic function.

#### 7.2.4 The intbv class

```
class intbv([val=None] [, min=None] [, max=None])
```

This class represents int-like objects with some additional features that make it suitable for hardware design. The *val* argument can be an int, a long, an intbv or a bit string (a string with only '0's or '1's). For a bit string argument, the value is calculated as in int(*bitstring*, 2). The optional *min* and *max* arguments can be used to specify the minimum and maximum value of the intbv object. As in standard Python practice for ranges, the minimum value is inclusive and the maximum value is exclusive.

The minimum and maximum values of an intbv object are available as attributes:

min

Read-only attribute that is the minimum value (inclusive) of an intbv, or *None* for no minimum.

max

Read-only attribute that is the maximum value (exclusive) of an intbv, or *None* for no maximum.

Unlike int objects, intbv objects are mutable; this is also the reason for their existence. Mutability is needed to support assignment to indexes and slices, as is common in hardware design. For the same reason, intbv is not a subclass from int, even though int provides most of the desired functionality. (It is not possible to derive a mutable subtype from an immutable base type.)

An intbv object supports the same comparison, numeric, bitwise, logical, and conversion operations as int objects. See <a href="http://www.python.org/doc/current/lib/typesnumeric.html">http://www.python.org/doc/current/lib/typesnumeric.html</a> for more information on such operations. In all binary operations, intbv objects can work together with int objects. For mixed-type numeric operations, the result type is an int or a long. For mixed-type bitwise operations, the result type is an intbv.

In addition, intbv objects support indexing and slicing operations:

| Operation   | Result                                               | Notes  |
|-------------|------------------------------------------------------|--------|
| bv [i]      | item <i>i</i> of <i>bv</i>                           | (1)    |
| bv[i] = x   | item $i$ of $bv$ is replaced by $x$                  | (1)    |
| bv[i:j]     | slice of $bv$ from $i$ downto $j$                    | (2)(3) |
| bv[i:j] = t | slice of $bv$ from $i$ downto $j$ is replaced by $t$ | (2)(4) |

(1) Indexing follows the most common hardware design conventions: the lsb bit is the right-most bit, and it has index 0. This has the following desirable property: if the intbv value

7.2. Modeling 79

is decomposed as a sum of powers of 2, the bit with index *i* corresponds to the term 2\*\*i.

- (2) In contrast to standard Python sequencing conventions, slicing range are downward. This is a consequence of the indexing convention, combined with the common convention that the most significant digits of a number are the leftmost ones. The Python convention of half-open ranges is followed: the bit with the highest index is not included. However, it is the *leftmost* bit in this case. As in standard Python, this takes care of one-off issues in many practical cases: in particular, bv[i:] returns i bits; bv[i:j] has i-j bits. When the low index j is omitted, it defaults to 0. When the high index i is omitted, it means "all" higher order bits.
- (3) The object returned from a slicing access operation is always a positive intbv; higher order bits are implicitly assumed to be zero. The bit width is implicitly stored in the return object, so that it can be used in concatenations and as an iterator. In addition, for a bit width w, the *min* and *max* attributes are implicitly set to 0 and 2\*\*w, respectively.
- (4) When setting a slice to a value, it is checked whether the slice is wide enough.

In addition, an intbv object supports the iterator protocol. This makes it possible to iterate over all its bits, from the high index to index 0. This is only possible for intbv objects with a defined bit width.

### 7.2.5 Miscellaneous modeling support functions

```
bin(num[, width])
```

Returns a bit string representation. If the optional *width* is provided, and if it is larger than the width of the default representation, the bit string is padded with the sign bit.

This function complements the standard Python conversion functions hex and oct. A binary string representation is often useful in hardware design.

Returns an intbv object formed by concatenating the arguments.

The following argument types are supported: intbv objects with a defined bit width, bool objects, signals of the previous objects, and bit strings. All these objects have a defined bit width. The first argument *base* is special as it doesn't need to have a defined bit width. In addition to the previously mentioned objects, unsized intbv, int and long objects are supported, as well as signals of such objects.

```
downrange(high [, low=0])
```

Generates a downward range list of integers.

This function is modeled after the standard range function, but works in the downward direction. The returned interval is half-open, with the *high* index not included. *low* is optional and defaults to zero. This function is especially useful in conjunction with the intbv class, that also works with downward indexing.

```
enum(arg[, arg ...][, encoding='binary'])
```

Returns an enumeration type.

The arguments should be string literals that represent the desired names of the enumeration type attributes. The returned type should be assigned to a type name. For example:

```
t_EnumType = enum('ATTR_NAME_1', 'ATTR_NAME_2', ...)
```

The enumeration type identifiers are available as attributes of the type name, for example: t\_EnumType.ATTR\_NAME\_1

The optional keyword argument *encoding* specifies the encoding scheme used in Verilog output. The available encodings are 'binary', 'one\_hot', and 'one\_cold'.

#### instances()

Looks up all MyHDL instances in the local name space and returns them in a list.

#### 7.3 Co-simulation

## 7.3.1 MyHDL

class Cosimulation(exe, \*\*kwargs)

Class to construct a new Cosimulation object.

The *exe* argument is a command string to execute an HDL simulation. The *kwargs* keyword arguments provide a named association between signals (regs & nets) in the HDL simulator and signals in the MyHDL simulator. Each keyword should be a name listed in a \$to\_myhdl or \$from\_myhdl call in the HDL code. Each argument should be a Signal declared in the MyHDL code.

## 7.3.2 Verilog

Task that defines which signals (regs & nets) should be read by the MyHDL simulator. This task should be called at the start of the simulation.

Task that defines which signals should be driven by the MyHDL simulator. In Verilog, only regs can be specified. This task should be called at the start of the simulation.

#### 7.3.3 VHDL

Not implemented yet.

## 7.4 Conversion to Verilog

#### 7.4.1 Conversion

```
toVerilog(func[,*args][,**kwargs])
```

Converts a MyHDL design instance to equivalent Verilog code, and also generates a test bench to verify it. *func* is a function that returns an instance. toVerilog() calls *func* under its control and passes \*args and \*\*kwargs to the call.

The return value is the same as would be returned by the call func(\*args, \*\*kwargs). It should be assigned to an instance name.

The top-level instance name and the basename of the Verilog output filename is func.func\_name by default.

For more information about the restrictions on convertible MyHDL code, see section 6.4 in Chapter 6.

7.3. Co-simulation 81

The toVerilog callable has the following attribute:

#### name

This attribute is used to overwrite the default top-level instance name and the basename of the Verilog output filename.

## 7.4.2 User-defined Verilog code

A user can insert user-defined code in the Verilog output by using the \_\_verilog\_\_ hook.

#### \_\_verilog\_\_

When defined within a function under elaboration, the \_\_verilog\_\_ hook variable specifies user-defined code that should be used instead of converted code for that function. The user-defined code should be a Python format string that uses keys to refer to the variables that should be interpolated in the string. Any variable in the function context can be referred to.

Note that this hook cannot be used inside generator functions or decorated local functions, as these are not elaborated.

# **INDEX**

| Symbols                                                                                                       | 1                                                                                                                                                    |  |
|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <pre>\$from_myhdl() (in module myhdl), 81 \$to_myhdl() (in module myhdl), 81verilog (data in myhdl), 82</pre> | instance  defined, 9  in Python versus hardware design, 9  instance() (in module myhdl), 77  instances() (in module myhdl), 81                       |  |
| A                                                                                                             |                                                                                                                                                      |  |
| always() (in module myhdl), 78 always_comb() (in module myhdl), 78                                            | intbv (class in myhdl), 79                                                                                                                           |  |
| arrays of instances, 16                                                                                       | join() (in module myhdl), 77                                                                                                                         |  |
| bin() (in module myhdl), 80<br>bit indexing, 10<br>bit slicing, 11                                            | M max intbv attribute, 79                                                                                                                            |  |
| C combinatorial logic, 10, 17 concat() (in module myhdl), 80 conditional instantiation, 15                    | Signal attribute, 76 min intbv attribute, 79 Signal attribute, 76 modeling Finite State Machine, 22                                                  |  |
| Cosimulation (class in myhdl), 81  D  decorator     always_comb, 10     always, 6     instance, 8  decorators | high level, 26 memories, 32 object oriented, 36 RTL style, 17 structural, 15 module in Python versus hardware design, 9 myhdl (module), 75–77, 79–81 |  |
| about, 3 delay() (in module myhdl), 77 downrange() (in module myhdl), 80 driven (Signal attribute), 76        | N name toVerilog attribute, 82                                                                                                                       |  |
| E enum() (in module myhdl), 80 extreme programming, 39                                                        | traceSignals attribute, 76 negedge (Signal attribute), 76 next (Signal attribute), 76 now() (in module myhdl), 75                                    |  |
| G                                                                                                             | P                                                                                                                                                    |  |
| generators<br>tutorial on, 1                                                                                  | posedge (Signal attribute), 76                                                                                                                       |  |

```
R
run() (Simulation method), 75
S
sensitivity list, 2, 28, 77
sequential logic, 19
Signal (class in myhdl), 76
Simulation (class in myhdl), 75
StopSimulation (exception in myhdl), 75
Τ
toVerilog() (in module myhdl), 81
traceSignals() (in module myhdl), 75
V
val (Signal attribute), 76
Verilog
    always block, 2
    non-blocking assignment, 7
VHDL
    process, 2
    signal assignment, 7
W
wait
    for a rising edge, 7
    for a signal value change, 10
    for the completion of a generator, 27
waveform viewing, 24
```

84 Index