

#### **REGULAR PAPERS**

# Compact model of ferroelectric-gate field-effect transistor for circuit simulation based on multidomain Landau–Kalathnikov theory

To cite this article: Hidehiro Asai et al 2017 Jpn. J. Appl. Phys. 56 04CE07

View the article online for updates and enhancements.

### You may also like

- Simulation research on large capacity power supply technology suitable for distribution transformer short-circuit withstand capability test LingYun Gu, Yan Wu, Hui Yin et al.
- Performance Simulation of Tubular Segmented-in-Series SOFC Using Simplified Equivalent Circuit Shun Yoshida, Tadashi Tanaka and Yoshitaka Inui
- Application of High-voltage Circuit Breaker Status Evaluation Method Based on Primary and Secondary Integrated Switch Detection Platform Xinyu Zhang, Yu Nie, Chuanzong Zhao et



## Compact model of ferroelectric-gate field-effect transistor for circuit simulation based on multidomain Landau–Kalathnikov theory

Hidehiro Asai\*, Koichi Fukuda, Junichi Hattori, Hanpei Koike, Noriyuki Miyata, Mitsue Takahashi, and Shigeki Sakai

National Institute of Advanced Industrial Science and Technology, Tsukuba, Ibaraki 305-8568, Japan

\*E-mail: hd-asai@aist.go.jp

Received October 12, 2016; revised December 12, 2016; accepted December 13, 2016; published online March 10, 2017

We report a new compact model for a ferroelectric-gate field-effect transistor (FeFET) considering multiple ferroelectric domain structures that can be thermally activated. The dynamics of the electric polarization and the thermal activation rate are calculated on the basis of the Landau–Khalatnikov (LK) theory. We implement this compact model in a circuit simulator, SmartSPICE, using Verilog-A language for analog circuit simulations. The device characteristics of FeFETs reported in experiments are well fitted by our compact model. We also perform the circuit simulation for the inverter utilizing FeFETs by using this compact model. Unlike normal inverters composed of MOSFETs, the switching speed of the inverter changes with the voltage pulse before the operation. © 2017 The Japan Society of Applied Physics

#### 1. Introduction

In recent years, nonvolatile memory, which requires no refresh operation, has attracted considerable attention as a novel storage device with low power consumption. Various types of nonvolatile memories have been extensively studied aiming at their commercialization; exmaples of such memories are resistive random-access memory (RRAM), 1,2) magnetoresistive random-access memory (MRAM),<sup>3,4)</sup> phase-change random-access memory, 5,6) and interfacial phase change memory (iPCM).<sup>7,8)</sup> The one-transistor (1T)type nonvolatile memory based on a ferroelectric-gate fieldeffect transistor (FeFET) is one of the promising candidates for commercial memories. 9-15) The FeFET has a high scalability with a high endurance, and a 100 nm gate length with 10<sup>8</sup> cycle endurance has been achieved. <sup>15)</sup> Moreover, owing to the low power dissipation in write/erase operation, the NAND flash memory using 1T-FeFETs is expected to show better performance in power consumption than the conventional NAND flash memory based on floating-gate MOSFETs.<sup>16)</sup> In addition, the FeFETs show an analog-like response to the applied gate voltage. 14) Polycrystalline ferroelectric layers used in FeFETs such as SrBi<sub>2</sub>Ta<sub>2</sub>O<sub>9</sub> (SBT) have multiple ferroelectric domains. The partial polarization of a large number of domains for the applied voltage results in the analog-like response of the FeFETs. Such an analog response is expected to be a fundamental component of neuromorphic computers, 17,18) and their characteristics have also been investigated from the viewpoint of nm-scale neuromorphic circuits. 19,20) Therefore, the FeFETs are key devices for novel large scale integrated (LSI) circuits.

The development of compact models that describe device characteristics is crucial for designing the LSI circuits, and the compact models for various types of MOSFETs have been developed so far. The latest standard compact models<sup>21,22)</sup> enable us to treat novel devices such as silicon on thin buried oxide (SOTB)-MOSFETs and Fin-FETs. On the other hand, no standard compact models for FeFETs have yet been established. To develop reliable compact models, studies on the device modeling of FeFETs and ferroelectric capacitors have been vigorously conducted using semi-empirical mathematical models<sup>23–25)</sup> and the Landau–Khalatnikov (LK) theory.<sup>26,27)</sup> However, these models did not take into account the thermal activation of

multiple ferroelectric domains. The thermal activation strongly affects the polarization hysteresis and the response to the sequence write/erase pules, <sup>28)</sup> and thus, a compact model considering the thermal effects are required for reliable circuit simulations.

In this work, we develop a compact model of FeFETs based on the multi domain LK theory taking into account thermal activation. Our compact model reproduces well both the drain current versus gate voltage ( $I_d$ – $V_g$ ) characteristic and the dynamical response to the voltage pulse reported in an experimental study.<sup>14)</sup> We perform a simulation for a simple inverter circuit composed of FeFETs, and confirm that this compact model runs well on the circuit simulator SmartSpice.<sup>29)</sup>

#### 2. Modeling

We focused on the most successful FeFET at this stage, composed of a metal-ferroelectric-insulator-semiconductor (MFIS) stack. 14,15) Figure 1(a) shows a schematic figure of the FeFET. In this device, a bias voltage applied to the gate induces electric polarization in the ferroelectric layer. The residual polarization changes the effective voltage applied to the oxide layer, and thus changes the threshold voltage  $V_{th}$ . Since the value of residual polarization depends on the record of the applied voltage before the operation, the shift of  $V_{th}$ can be used as nonvolatile memory. To describe the above situation, we considered an equivalent circuit model for a gate-to-channel region consisting of three capacitors connected in series. Figure 1(b) shows an equivalent circuit model of the FeFET, and the gate-to-channel region composed of a ferroelectric capacitor, an oxide capacitor, and a depletion capacitor is indicated by the dotted square. The circuit equation for this region is given by

$$V_{\text{GB}} - V_{\text{FB}} = d_{\text{F}} \left( \frac{\sigma_{\text{Q}}}{\epsilon_{0}} - \frac{\bar{P}}{\epsilon_{0}} \right) + \frac{\sigma_{\text{Q}}}{C_{\text{od}}},$$

$$C_{\text{od}} = \frac{C_{\text{ox}} C_{\text{dep}}}{C_{\text{ox}} + C_{\text{dep}}},$$
(1)

where  $\varepsilon_0$  is the dielectric constant of the free space,  $d_{\rm F}$  is the thickness of the ferroelectric layer. Moreover,  $C_{\rm ox}$  and  $C_{\rm dep}$  are the capacitances of the oxide and depletion layers,  $C_{\rm od}$  is the combined capacitance of the oxide and depletion layers,  $\bar{P}$  is the average polarization in the ferroelectric layer,  $\sigma_{\rm Q}$  is the charge density of the capacitors,  $V_{\rm FB}$  is the flat-band



**Fig. 1.** (Color online) (a) Schematic figure of the FeFET with MIFS stack. (b) Equivalent circuit model for the FeFET. The dotted square indicates the gate-to-channel region of the FeFET.

voltage, and  $V_{\rm GB}$  is the bias voltage between the gate and the base. For comparison with the experiment, we set  $d_{\rm f} = 200\,{\rm nm}$  and  $C_{\rm ox} = 8.63\times 10^{-3}\,{\rm F/m^2}$ , which are comparable to the experimental conditions. <sup>14,15)</sup> As described in Eq. (1), the residual polarization effectively changes the voltage applied to the oxide layer  $V_{\rm ox}$ , and this results in the change of the source–drain current,  $I_{\rm DS}$ . We calculated  $I_{\rm DS}$  based on the well-known formula derived by Sah<sup>30)</sup> for MOS transistors. For the subthreshold regime, we assumed a simple exponential dependence of  $I_{\rm DS}$  on  $V_{\rm ox}$ .

Regarding the dynamics of the polarization, we focused on the component of the polarization parallel to the electric field applied to the ferroelectric layer,  $P_x$ . The time evolution of  $P_x$  based on the LK theory is described as<sup>31)</sup>

$$\frac{1}{D}\frac{dP_x}{dt} = -\frac{dF_{LK}(P_x)}{dP_x} = -2\alpha P_x - 4\beta P_x^3 + E_x,$$
 (2)

where  $F_{\rm LK}$  is the free energy density of the ferroelectric domain, D is the diffusion constant,  $\alpha$  and  $\beta$  are the parameters specifying the properties of the ferroelectric polarization, and  $E_x = (\sigma_{\rm Q} - \bar{P})/\epsilon_0$  is the electric field applied to the ferroelectric layer and is given by the summation of the electric field originating from the charge of the capacitor and the polarization. In this study, we considered  $\alpha = 5.65 \times 10^7 \, \text{V·m/C}$ ,  $\beta = 1.09 \times 10^9 \, \text{V·m}^5/\text{C}^3$ , and  $D = 8.85 \times 10^{-2} \, \text{F/(m·s)}$ . For describing the properties originating from the multiple-ferroelectric domain structure, we considered multiple  $P_x$ 's corresponding to the number of domains,  $N_{\rm D}$ . We assumed that the dynamics of these  $P_x$ 's are described by equations similar to Eq. (2); however, they can



**Fig. 2.** (Color online) Schematic figure of multidomain model for the ferroelectric layer taking into account the thermal activation.

flip their polarity independently by thermal activation. Figure 2 shows the schematic figure of our multidomain model for the ferroelectric layer. To implement this model in circuit simulators by using Verilog-A language, <sup>32)</sup> we simply treated the two equations representing domains with the positive polarity  $P_x^+$  and the negative polarity  $P_x^-$ , and described the average polarization by  $\bar{P} = (N_{\rm D}^+ P_x^+ + N_{\rm D}^- P_x^-)/N_{\rm D}$ , where  $N_{\rm D}^+$  and  $N_{\rm D}^-$  are the numbers of positive and negative polarities, respectively.  $N_{\rm D}^+$  and  $N_{\rm D}^-$  change with time and the electric field  $E_x$  in accordance with the activation rate, and their variations are given by

$$\delta N_{\rm D}^{+} = -\delta N_{\rm D}^{-}$$

$$= \delta t \omega_{0} \left[ \exp \left( \frac{-\Omega_{\rm D} U_{\rm mp}}{k_{\rm B} T} \right) - \exp \left( \frac{-\Omega_{\rm D} U_{\rm pm}}{k_{\rm B} T} \right) \right], \quad (3)$$

where  $\delta t$  is the calculation time step,  $\omega_0$  is the trial frequency for the activation,  $\Omega_{\rm D}$  is the average volume of the domains,  $k_{\rm B}$  is the Boltzmann constant, T is the temperature, and  $U_{\rm mp}$  and  $U_{\rm pm}$  are the activation energies from the negative-to-positive and positive-to-negative polarities, respectively. To obtain the activation energies, firstly, we calculate stationary points of the free energy,  $P_{\rm max}$ ,  $P_{\rm min,+} > 0$  and  $P_{\rm min,-} < 0$ , by solving  $dF_{\rm LK}(P_x)/dP_x = 0$ . Here,  $P_{\rm max}$  corresponds to a relative maximum, and  $P_{\rm min,+}$  and  $P_{\rm min,-}$  correspond to relative minima. Then, we calculate  $U_{\rm mp} = F_{\rm LK} \ (P_{\rm max}) - F_{\rm LK} \ (P_{\rm min,+})$  (see the double-headed arrows in Fig. 2). Since the free energy  $F_{\rm LK}$  changes with the electric field  $E_x$ , as shown in Eq. (2),  $U_{\rm mp}$  and  $U_{\rm pm}$  depend on  $E_x$ . In this study, we consider  $\omega_0 = 8 \times 10^{-2} \, {\rm s}^{-1}$  and  $\Omega_{\rm D} = 0.9 \times 10^{-24} \, {\rm m}^{-3}$ .

#### 3. Results and discussion

#### 3.1 Basic properties of n-type FeFET

We calculated the device characteristics of the FeFET using the circuit simulator SmartSpice and compared them with the experimental results. He investigated  $P_x$ – $V_{\rm GS}$  and  $I_{\rm DS}$ – $V_{\rm GS}$  curves. In the experiments, the gate voltage was swept from -4 to 6 V because the flat-band voltage shifted the applied voltage to the ferroelectric layer at around -1 V. In this calculation, we set the threshold voltage without the polarization as  $V_{\rm th0} = 1.4$  V and the flat-band voltage as  $V_{\rm FB} = 0.9$  V, and swept the gate voltage between -4 and 6 V. Figures 3(a) and 3(b) show  $P_x$  and  $I_{\rm DS}$  as functions of  $V_{\rm GS}$  and those of the experiment, respectively. These figures indicate that  $V_{\rm th}$  shifts with the direction of the voltage sweep



Fig. 3. (Color online) (a)  $P_x$ – $V_{\rm GS}$  and (b)  $I_{\rm DS}$ – $V_{\rm GS}$  curves calculated using our compact model and those of the experiment. <sup>14)</sup>

owing to the change in residual polarization, and our results show good agreement with experimental results. The positive (negative) residual polarization effectively increases (decreases) the gate voltages, and this leads to the decrease (increase) in  $V_{th}$ . Next, we applied voltage pulses and investigated the dependence of  $V_{\rm th}$  on the pulse width. In this calculation, we set  $V_{\text{th0}} = 1.48 \,\text{V}$  and  $U_{\text{FB}} = 0.98 \,\text{V}$ . Figure 4(a) shows the schematic of the pulse voltages. We swept the voltage from 0 to 2V after the input pulse for determining  $V_{\text{th}}$ , where  $I_{\text{DS}}$  reached  $10^{-8}\,\text{A}/\mu\text{m}$ . Figure 4(b) shows  $V_{\rm th}$  as a function of the pulse width  $t_{\rm p}$  and those of the experiment. In this figure, we can see that  $V_{\rm th}$  linearly increases (decreases) with respect to the "logarithm" of the width of the negative (positive) pulse. These results indicate that the absolute value of the residual polarization linearly increases with the logarithm of  $t_p$ , and that our compact model reproduces this property well. This peculiar property can be attributed to the negative feedback of the thermal activation along the pulse polarity. The voltage pulses promote the flip of the polarization along the pulse polarity. However, the flip of the polarization by thermal activation reduces the electric field  $E_{\rm r}$  along the polarity, and this results in the decrease in the thermal activation rate itself. The delay of the polarization flip owing to this negative feedback leads to the logarithmic change in the polarization.

#### 3.2 Inverter composed of n- and p-type FeFETs

Finally, we performed circuit simulation of the inverter composed of n- and p-type FeFETs. Here, we considered same parameters for both FeFETs except for their polarity. Figure 5(a) indicates the circuit diagram of the inverter. The operation voltage  $V_{\rm DD}$  is 3 V. We calculated the time evolution of the output of the inverter with and without the



**Fig. 4.** (Color online) (a) Schematic of the pulse voltages. (b)  $V_{\rm th}$  as a function of the pulse width  $t_{\rm p}$  calculated using our compact model and those of the experiment.



**Fig. 5.** (Color online) (a) Circuit diagram of the inverter composed of n-and p-type FeFETs. (b) Operation of the inverter composed of FeFETs with and without -5 V voltage pulse.

pre-voltage pulse  $V_x = -5 \text{ V}$  with 5 µs width. Note that the  $|V_{\text{th}}|$  shifts of the n- and the p-type FeFETs caused by the voltage pulse are opposite because of the difference in their

polarity. Figure 5 shows the characteristics of the output for a trapezoidal input. By applying a negative pulse, the high-to-low propagation delay time ( $t_{\rm HL}$ ) is increased owing to the increase in the  $|V_{\rm th}|$  of the n-type FeFET. On the other hand, the low-to-high delay time ( $t_{\rm LH}$ ) decreases owing to the reduction in the  $|V_{\rm th}|$  of the p-type FeFET. Such tunability by the pulse intensity will be helpful for the design of a high-speed and low-power-consumption circuit.

#### 4. Conclusions

We have developed a compact model of the FeFET multidomain ferroelectricity. In this model, multiple ferroelectric domain structures and their thermal activations are taken into account, and the dynamics of the electric polarization and the thermal activation rate are calculated in the framework of the Landau-Khalatnikov (LK) theory. Our compact model implemented in Verilog-A language reproduces both the  $I_d$ - $V_g$  characteristic and the dynamical response to the voltage pulse reported in the experimental study. Of particular note is that the logarithmic dependence of  $V_{\rm th}$  on the pulse width is reproduced well. This peculiar property can be explained by the change in the thermal activation rate, which is naturally incorporated into our compact model. Moreover, by using this compact model, we have performed the simulation of the inverter circuits composed of FeFETs and shown that the delay time of the inverter is controlled by the voltage pulse. As presented in this paper, our compact model can be implemented in circuit simulators and will be useful for various types of novel circuits utilizing FeFETs.

#### Acknowledgment

We are grateful to Dr. T. Nakagawa for helpful advice on the use of Verilog-A language.

- 1) H. Akinaga and H. Shima, IEICE Electron. Express 9, 795 (2012).
- A. Kawahara, R. Azuma, Y. Ikeda, K. Kawai, Y. Katoh, Y. Hayakawa, K. Tsuji, S. Yoneda, A. Himeno, K. Shimakawa, T. Takagi, T. Mikawa, and K. Aono, IEEE J. Solid-State Circuits 48, 178 (2013).

- S. Yuasa, T. Nagahama, A. Fukushima, Y. Suzuki, and K. Ando, Nat. Mater. 3, 868 (2004).
- T. Kawahara, K. Ito, R. Takemura, and H. Ohno, Microelectron. Reliab. 52, 613 (2012).
- 5) S. Lai, IEDM Tech. Dig., 2003, 10.1.1.
- D. Loke, T. H. Lee, W. J. Wang, L. P. Shi, R. Zhao, Y. C. Yeo, T. C. Chong, and S. R. Elliott, Science 336, 1566 (2012).
- R. E. Simpson, P. Fons, A. V. Kolobov, T. Fukaya, M. Krbal, T. Yagi, and J. Tominaga, Nat. Nanotechnol. 6, 501 (2011).
- T. Egami, K. Johguchi, S. Yamazaki, and K. Takeuchi, Jpn. J. Appl. Phys. 53, 04ED02 (2014).
- 9) S. Sakai and R. Ilangovan, IEEE Electron Device Lett. 25, 369 (2004).
- (0) N. Setter, D. Damjanovic, L. Eng, G. Fox, S. Gevorgian, S. Hong, A. Kingon, H. Kohlstedt, N. Y. Park, G. B. Stephenson, I. Stolitchnov, A. K. Taganstev, D. V. Taylor, T. Yamada, and S. Streiffer, J. Appl. Phys. 100, 051606 (2006).
- 11) S. Sakai and M. Takahashi, Materials 3, 4950 (2010).
- T. S. Böscke, J. Müller, D. Bräuhaus, U. Schröder, and U. Böttger, IEDM Tech. Dig., 2011, p. 547.
- X. Zhang, M. Takahashi, K. Takeuchi, and S. Sakai, Jpn. J. Appl. Phys. 51, 04DD01 (2012).
- W. Zhang, M. Takahashi, and S. Sakai, Semicond. Sci. Technol. 28, 085003 (2013)
- L. V. Hai, M. Takahashi, W. Zhang, and S. Sakai, Jpn. J. Appl. Phys. 54, 088004 (2015).
- K. Miyaji, S. Noda, T. Hatanaka, M. Takahashi, S. Sakai, and K. Takeuchi, Proc. IEEE Int. Memory Workshop, 2010, p. 42.
- S. H. Jo, T. Chang, I. Ebong, B. B. Bhadviya, P. Mazumder, and W. Lu, Nano Lett. 10, 1297 (2010).
- 18) G. W. Burr, R. M. Shelby, S. Sidler, C. Nolfo, J. Jang, I. Boybat, R. S. Shenoy, P. Narayanan, K. Virwani, E. U. Giacometti, B. N. Kurdi, and H. Hwang, IEEE Trans. Electron Devices 62, 3498 (2015).
- Y. Nishitani, Y. Kaneko, M. Ueda, T. Morie, and E. Fujii, J. Appl. Phys. 111, 124108 (2012).
- Y. Kaneko, Y. Nishitani, and M. Ueda, IEEE Trans. Electron Devices 61, 2827 (2014)
- 21) BSIM-CMG 110.0.0 Technical Manual (2015).
- 22) HiSIM-SOTB, 1.0.0 User's Manual (2013).
- 23) C. G. Wei, T. L. Ren, J. Zhu, and L. T. Liu, Integrated Ferroelectr. 64, 101
- 24) S. L. Miller and P. J. McWhorter, J. Appl. Phys. 72, 5999 (1992).
- 25) H. T. Lue and C. J. Wu, IEEE Trans. Electron Devices 49, 1790 (2002).
- 26) T. K. Song, J. Korean Phys. Soc. 46, 5 (2005).
- 27) A. Aziz, S. Ghosh, and S. Datta, IEEE Electron Device Lett. 37, 805 (2016).
- 28) T. Mihara and H. Watanabe, Jpn. J. Appl. Phys. **34**, 5664 (1995).
- 29) SmartSpice (SILVACO Inc., Santa Clara, CA, 2015).
- 30) C. T. Sah, IEEE Trans. Electron Devices 11, 324 (1964).
- 31) Y. G. Xiao, Z. J. Chen, M. H. Tang, Z. H. Tang, S. A. Yan, J. C. Li, X. C. Gu, Y. C. Zhou, and X. P. Ouyang, Appl. Phys. Lett. 101, 253511 (2012).
- 32) Verilog-AMS Language Reference Manual, Ver. 2.4.0 (Accellela, 2014).