# A Physics-Based Model for Oxide— Semiconductor-Based Ferroelectric Field-Effect Transistors

Fu-Xiang Liang<sup>®</sup>, Shubham Kumar, *Student Member, IEEE*, Kai Ni<sup>®</sup>, *Member, IEEE*, Wriddhi Chakraborty<sup>®</sup>, Yogesh Singh Chauhan<sup>®</sup>, *Fellow, IEEE*, Hussam Amrouch<sup>®</sup>, *Member, IEEE*, Suman Datta<sup>®</sup>, *Fellow, IEEE*, Michael Niemier<sup>®</sup>, *Senior Member, IEEE*, and Xiaobo Sharon Hu<sup>®</sup>, *Fellow, IEEE* 

Abstract—This article presents a comprehensive physics-based model for back-end-of-line (BEOL)-compatible oxide-semiconductor-based ferroelectric field-effect transistors (FeFETs). The proposed model describes the polarization switching behavior and enables bidirectional bias sweeps for the hysteretic  $I_DV_G$  curve. The model has been validated against a TCAD model as well as experimental results. Simulations using the proposed model show that polarization switching during the erase operation is primarily influenced by the fringing field in the absence of holes in the amorphous channel. Furthermore, the memory window (MW) increases as the channel length decreases, which is attributed to the enhanced influence of the fringing field in shorter channel devices, resulting in a larger portion of negative polarization being switched during the erase operation. Simulations using this model suggest an MW of 1.2 V, which shows excellent agreement with experimental data.

Index Terms—Back-end-of-line (BEOL) ferroelectric field-effect transistor (FeFET), device modeling, ferroelectric (FE) memory, monolithic 3-D (M3D), oxide-semiconductor.

Manuscript received 14 November 2023; revised 31 January 2024, 5 April 2024, and 21 May 2024; accepted 22 May 2024. This work was supported in part by NSF under Grant 2212240 and in part by SUPREME Center, one of Semiconductor Research Corporation (SRC) Joint University Microelectronics Program 2.0 (JUMP 2.0) Centers. The review of this article was arranged by Editor E. Gnani. (Corresponding author: Fu-Xiang Liang.)

Fu-Xiang Liang, Kai Ni, and Wriddhi Chakraborty are with the Department of EE, UND, Notre Dame, IN 46556 USA (e-mail: fliang@nd.edu; kni@nd.edu).

Shubham Kumar is with the Chair of Semiconductor Test and Reliability (STAR), University of Stuttgart, 70174 Stuttgart, Germany, and also with IIT Kanpur, Kanpur 208016, India (e-mail: kumarsm@iti.unistuttgart.de).

Yogesh Singh Chauhan is with IIT Kanpur, Kanpur 208016, India.

Hussam Amrouch is with Munich Institute of Robotics and Machine Intelligence (MIRMI), Chair of AI Processor Design, Technical University of Munich (TUM), 80333 Munich, Germany (e-mail: amrouch@tum.de). Suman Datta is with the School of ECE, GaTech, Atlanta, GA 30332 USA.

Michael Niemier and Xiaobo Sharon Hu are with the Department of CSE, UND, Notre Dame, IN 46556 USA (e-mail: mniemier@nd.edu; shu@nd.edu).

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TED.2024.3408776.

Digital Object Identifier 10.1109/TED.2024.3408776

## I. INTRODUCTION

HEN studying compute-in-memory (CIM) architectures [1], [2], [3], monolithic 3-D (M3D) integration techniques can provide significant advantages in terms of latency, area, and power consumption [4]. In M3D CIM architectures, nonvolatile memory (NVM) arrays are fabricated in the back-end-of-line (BEOL), while the peripheral circuitry resides in the front-end-of-line (FEOL). Consequently, the development of BEOL NVM is of great importance for the success of the M3D CIM architecture solutions. The BEOL-compatible ferroelectric field-effect transistor (FeFET) that adopts ferroelectric (FE) HfO2 and an oxide-semiconductor channel is of great interest as it enables M3D integration and offers excellent performance and reliability [4], [5], [6]. Nevertheless, a physics-based model specifically tailored for such BEOL FeFETs is currently unavailable. Any FeFET model must model the following: 1) the FE module and 2) the semiconductor channel. Different FE models are available, ranging from the single-domain Landau-Khalatnikov (L-K) model, the multidomain L-K model [7], the multidomain nucleation-limitedswitching (NLS) model [8], [9], [10], the infinite-domain Preisach model [11], [12], and the Jiles–Atherton model [13]. These FE models can be leveraged for BEOL FeFET modeling; this work adopts the multidomain L-K model.

Most existing FeFET models cannot be directly applied for BEOL FeFETs due to their fundamentally different working mechanisms. In a conventional FeFET [14], [15], the silicon channel can supply both electrons and holes to facilitate program-erase operations [Fig. 1(a)]. However, in BEOL n-type FeFETs, the amorphous metal oxide thin-film channel lacks holes needed for effective erase operations due to its n-type doping and wide-bandgap [Fig. 1(b)]. This has profound implications on device operations and, hence, model development as it requires 2-D treatment of electrostatics during the erase operation, rather than the simple 1-D analysis. During erase, compensation charge mainly arises from the following: 1) the channel depletion charge and 2) the source/drain electrodes and their fringe fields; capturing these effects is critical.

0018-9383 © 2024 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 1. Memory operation of the conventional FeFET and the BEOL FeFET. (a) Program-erase operation of the conventional FeFET. (b) Program-erase operation of the BEOL FeFET.

A compact model based on amorphous indium–gallium–zinc–oxide (IGZO) for BEOL FeFETs has recently been reported [16]. However, in that structure, HZO is sandwiched between the top and bottom metal layers, and thus, the polarization does not directly modulate the channel; instead, the polarization of the whole film is averaged out by the intermediate electrode for channel modulation. In such a case, treatment of 2-D electrostatics is not necessary, since the structure bears similarities with the model for conventional FeFETs. To the best of our knowledge, no physical model has been developed based on the device structure in Fig. 1(b).

In this article, we introduce a novel physics-based model for BEOL FeFETs. This model employs a combination of the surface potential-based junctionless FET (JLFET) model [17], [18] and the L-K model [7] to comprehensively describe the polarization switching phenomenon in BEOL FeFETs. Moreover, we integrate the JLFET-LK modeling framework with the indium tungsten oxide (IWO) transistor model [19], which governs the current transport behavior, resulting in a cohesive BEOL FeFET physical model. The IWO transistor model, relying on the virtual source model, can effectively capture the characteristics of current transport [19], [20], [21]. The proposed physical model for BEOL FeFET shows excellent agreement with TCAD simulation results and also suggests that the polarization switching observed during the erase operation is primarily influenced by the inner-fringing field near the source and drain regions. Furthermore, simulation results from our proposed model demonstrate a memory window (MW) of 1.2 V, exhibiting excellent agreement with experimental data [5]. In addition, our simulations reveal that the MW increases as the channel length is scaled down. This behavior can be attributed to the amplified effect of the inner-fringing field in shorter devices, leading to a larger portion of negative polarization and ultimately resulting in a larger MW. Though the developed model is still computationally expensive, it will serve as a stepping stone for future compact model development.

## II. MODELING FRAMEWORK OF THE PHYSICAL MODEL

Fig. 2 illustrates the modeling framework for the BEOL FeFET physics-based model. The FE polarization (*P*) is obtained from the JLFET-LK model, while the IWO transistor model governs the current transport behavior. Ultimately, *P* is integrated with the IWO transistor model, resulting in the

realization of a comprehensive physics-based model for BEOL FeFETs.

Initially, we solve a 2-D Poisson's equation, which enables us to determine the surface potential distribution  $[\varphi_s(x)]$  along the channel. We consider the presence of only electrons (n)and ionized donor atoms  $(N_D)$  as no holes can be generated at a reasonable time scale of the memory operation. The 2-D Poisson's solver utilized is based on the JLFET model [17], [18]. Equations (1) and (2) are solved simultaneously to obtain the surface potential  $(\varphi_s)$ . Instead of the original JLFET modeling approach, we incorporate the influence of P, which directly affects the channel charge  $(Q_{ch})$ , as expressed in (2). Here,  $C_{\rm FE}$  represents the linear capacitance of the FE, excluding the nonlinear polarization.  $V_G$  denotes the gate voltage, and  $V_{\rm FB}$  signifies the flat band voltage. Upon acquiring  $\varphi_s(x)$ , we calculate the electric field  $(E_y)$  across the FE layer, where  $T_{\rm FE}$  corresponds to the thickness of the FE layer.  $E_{\nu}$  is used to solve for the polarization distribution [P(x)] along the channel by employing the L-K model. Furthermore, to obtain the updated polarization value  $(P_{new})$ based on the L-K model, we perform an analytical integration of P(x) along the length of the channel, and it is imperative to ensure that  $P_{\text{new}}$  is eventually congruent to the P value considered in the 2-D Poisson's solver. In the first iteration of our framework, we set P to zero, which serves as the initial value. In subsequent iterations, P is updated to  $P_{\text{new}}$ . The iterative calculations continue until P equals  $P_{\text{new}}$ , when the polarization across the FE layer converges. At this point, P is not only balanced with the channel charge, but also aligns with the polarization obtained from the L-K model.

To obtain the  $I_DV_G$  hysteresis curve, we incorporate P with the IWO transistor model to perform bidirectional dc sweeps. In the IWO transistor model, the Schottky diodes located at the source and drain regions serve to represent the gate-voltage modulated contact resistance. Thus, the current flowing through the source and drain regions is proportional to the exponential of the voltage across the gate and source/drain. The Schottky diode models at the source/drain are in series with an intrinsic FET based on the virtual source model to ensure the consistency of the drain current. This model has shown excellent agreement with experimental data [19], [20], [21].

It is noteworthy that the proposed physics-based model has not yet accounted for time-dependent dynamic operations and the influence of interfacial traps. The numerical computations involved in the 2-D Poisson's solver are computationally intensive, demanding a considerable amount of time for static operation simulations. Consequently, the incorporation of time-dependent dynamic operations into the proposed model would markedly extend the simulation duration. Furthermore, considering the impact of interfacial traps would not only amplify the time requirements of the simulations but also deviate from the intended scope of this article.

## III. RESULTS AND DISCUSSION

Fig. 3 illustrates the device structure and simulation parameters. The double-gate structure is employed to validate the 2-D



Fig. 2. Modeling framework for the BEOL FeFET physics-based model.



Fig. 3. Device structure and parameters for the simulations.

Poisson's model. In our model, we adopt the double-gate structure instead of the bottom-gated structure [see Fig. 1(b)], since the boundary condition from the top side of the bottom-gated structure is challenged to be defined, resulting in the 2-D Poisson's equation unsolvable. Therefore, as a first attempt, we used the double-gate structure as a proxy, since it allows solving the 2-D Poisson's equation. A more accurate model will be studied in future work.

We provide the  $V_{\rm GS}$  values of 4, 0, and -4 V, with the channel lengths of 28 and 80 nm as case studies. We configured the thickness of the FE layer and the IWO channel ( $T_{\rm Ch}$ ) to both 5 and 10 nm. We first validate the 2-D Poisson's model for obtaining the electric field across the FE layer by comparing the FE layer voltage  $V_{\rm FE}$  obtained from the model with TCAD numerical results (see Fig. 4). Specifically,  $V_{\rm FE}$  represents the voltage across the FE layer when P=0. Model results suggest an excellent match with TCAD results with respect to the distribution of  $V_{\rm FE}$  along the channel. Notably, at  $V_{\rm GS}=-4$  V, there are negative fringing fields in the vicinity of the source and drain regions [see Fig. 4(a) and (b)]. Furthermore, the portion of the inner-fringing field is larger in shorter devices compared with the longer ones, which effectively facilitates polarization switching during the erase operation.

The model results demonstrate a strong agreement with TCAD results for various values of  $T_{\rm FE}$  and  $T_{\rm Ch}$  [see Fig. 4(c)]. It is noteworthy that at  $V_{\rm GS} = -4$  V, the value of  $V_{\rm FE}$  decreases (i.e., the absolute value of  $V_{\rm FE}$  increases) as either  $T_{\rm FE}$  or

 $T_{\rm Ch}$  increases. To understand this phenomenon, we can begin by expressing the charge equality equation:  $C_{\rm FE}V_{\rm FE} = -Q_{\rm Ch}$ . Under  $V_{\rm GS} = -4$  V, the channel is fully depleted, leaving only fixed charge in the channel, which can be expressed as  $Q_{\rm Ch} = qN_DT_{\rm Ch}$ . When  $T_{\rm FE}$  increases,  $C_{\rm FE}$  decreases, leading to a reduction in the value of  $V_{\rm FE}$ , while the channel charge remains unchanged. We also consider the impact of  $T_{\rm Ch}$  on  $V_{\rm FE}$ . First,  $V_{\rm FE}$  can be expressed as  $V_{\rm FE} = V_G - V_{\rm FB} - \varphi_s$ . The value of  $\varphi_s$  is increased when  $T_{\rm Ch}$  increases, and this observation aligns with the findings in the literature [22] concerning the correlation between  $T_{\rm Ch}$  and  $\varphi_s$ . Consequently, the increased value of  $\varphi_s$  contributes to a reduction in the value of  $V_{\rm FE}$ . Moreover, based on the results in Fig. 4(c), this model can be utilized for optimizing device performance.

We further investigate the behavior of the electric field ( $E_{\rm FE}$ ) across the FE layer under varying  $T_{\rm FE}$  and  $T_{\rm Ch}$ , when P=0 and  $V_{\rm GS}=-4$  V [see Fig. 4(d) and (e)]. In Fig. 4(d), it is evident that  $E_{\rm FE}$  remains nearly identical with a slightly amplified negative inner-fringing field when  $T_{\rm FE}$  is decreased, and  $T_{\rm Ch}$  is fixed. Furthermore, Fig. 4(e) illustrates that the negative  $E_{\rm FE}$  is enhanced when  $T_{\rm Ch}$  is increased, and  $T_{\rm FE}$  is fixed. These observations reveal the potential for optimizing the device performance by changing  $T_{\rm Ch}$  and  $T_{\rm FE}$ , particularly for the efficiency of the erase operation.

Next, we use our model to examine the polarization-voltage (P-V) hysteresis curve and the polarization distribution along the channel. Fig. 5(a) displays the P-V hysteresis curve for the channel lengths of 15, 28, and 80 nm, respectively, with  $V_{\rm DS}=0.2$  V. We can observe that more polarization is switched back at  $V_{\rm GS}=-4$  V for shorter channel devices. This can be attributed to the larger portion of the negative fringing field in proximity to the source and drain regions [see Fig. 4(a) and (b)]. Consequently, the average polarization across the FE layer becomes smaller. In addition, Fig. 5(b) shows the P-V hysteresis curve for different values of  $V_{\rm DS}$  at a channel length of 28 nm. At higher values of  $V_{\rm DS}$ , due to the increase of an opposing electric field, one observes a



Fig. 4. Validation results of the 2-D Poisson's model. (a) Comparisons between the 2-D Poisson's model and the TCAD simulation results at a channel length of 28 nm. (b) Comparisons between the 2-D Poisson's model and the TCAD simulation results at a channel length of 80 nm. (c) Comparisons between the 2-D Poisson's model and the TCAD simulation results for different thicknesses at a channel length of 28 nm. (d) Electric-field values across FE layer when  $T_{\rm FE}$  is 5/10 nm, and  $T_{\rm Ch}$  is 5/10 nm, and  $T_{\rm FE}$  is fixed at 5 nm.

delay in switching to the higher polarization value, as well as faster switching back to the lower polarization value. This demonstrates the impact of 2-D electrostatics on the polarization switching behavior. Fig. 5(c) illustrates the polarization distribution along the channel at  $V_{\rm GS}=-4~\rm V$  for different channel lengths. It is evident that negative polarization switching occurs exclusively near the source and drain region. Due to the absence of holes in the IWO channel, FE domains that are not in close proximity to the source and drain region remain unaltered. Furthermore, for varying channel lengths, we observe that the proportion of negative polarization, relative to the channel length, is larger in shorter devices compared with longer channel devices. This occurrence may increase the MW when the channel length is scaled down.

We further examine the  $I_DV_G$ hysteresis curve generated by our proposed model. We set the HZO and IWO channel thickness to 5 nm, consistent with the experimental device [5]. Furthermore, we determined the values of FE parameters



Fig. 5. Polarization–voltage (P-V) hysteresis curve and the polarization distribution along the channel. (a) P-V hysteresis curve for various channel lengths. (b) P-V hysteresis curve for different values of  $V_{\rm DS}$  at L=28 nm. (c) Polarization distribution along the channel at  $V_{\rm GS}=-4$  V for different channel lengths.

(i.e.,  $\alpha$  and  $\beta$ ) in the L–K model by calibrating the simulated MW at L = 28 nm with the experimental data [5]. These parameters,  $\alpha$  and  $\beta$ , play a crucial role in obtaining remnant polarization and coercive voltage for the FE capacitor. In our model, we employed  $\alpha = -4.1 \times 10^{11}$  (cm/F) and  $\beta = 1.7 \times 10^{21} \text{ (cm}^5/\text{F}/\mu\text{C}^5)$  throughout all simulations. In Fig. 6(a), experimental data [5] suggest an MW of 1.2 V for a channel length of 28 nm. As shown in Fig. 6(b), our model's results for the same channel length suggest the same MW as the experimental data. The disparity observed in the  $I_DV_G$  hysteresis path between the experimental data and simulation results can be attributed to the presence of channel percolation and multidomain effects [23], which have not been incorporated into the proposed model. We also performed dc sweep simulations for different channel lengths, as illustrated in Fig. 6(c). We observe that a shorter channel length results in a larger MW. This can be attributed to the enhanced influence of the fringing field in shorter devices, as discussed earlier.

While prior work [6], [24] has demonstrated that the following hold: 1) the inner-fringing field near the source and drain regions can facilitate polarization switching during the erase operation and 2) the MW increases as channel length scales down, and these observations have primarily relied on experimental and TCAD simulations. For the first time, this article presents a physics-based compact model for BEOL FeFETs, which not only suggests the same MW as experimental data, but also provides quantitative explanation for polarization switching.

In summary, this study has yielded a comprehensive physics-based model for BEOL FeFETs. The primary aim was to delve into the underlying physics of BEOL FeFET operations using this model, with a specific focus on capturing



Fig. 6. Bidirectional dc sweep for the  $I_DV_G$  curve. (a) Experimental result shows an MW of 1.2 V for a channel length of 28 nm [5]. (b) Simulation result shows the same MW of 1.2 V as experimental data for a channel length of 28 nm. (c)  $I_DV_G$  curve for different channel lengths, indicating an increase in the MW as the channel length is scaled down.

the critical role of the inner-fringing field in aiding challenging erase operations. Moreover, the model's results not only demonstrate a strong agreement with TCAD results but also closely align with experimental data, including MW and the observed reduction in channel length in relation to MW. Furthermore, due to the utilization of the general 2-D Poisson's solver, our proposed physics-based model is capable of assessing the performance of diverse BEOL FeFET devices (e.g., [25], [26], [27], [28]), particularly in evaluating the efficiency of the erase operation.

It is noteworthy that our assumption of neglecting holes in the 2-D Poisson's solver is more applicable to amorphous oxide-semiconductor n-type channels with a wide-bandgap. The proposed model may not universally apply to all BEOLcompatible devices, such as poly-silicon-based devices. Silicon channel possesses a smaller bandgap compared with the oxide-semiconductor channel, which may lead to hole generation. Furthermore, it is important to acknowledge that the intensive numerical calculations within the 2-D Poisson's solver make it less suitable for implementation in a compact form, such as a Verilog-A model. In addition, dynamic operations are not presently considered in the proposed model due to the substantial computational overhead involved. Consequently, in future work, our objective is to simplify the existing model and adapt it into the Verilog-A framework. Furthermore, the dynamic operations will be easier to incorporate with the Verilog-A compact model. Ultimately, the compact model could be utilized in large-scale circuit simulations aimed at assessing the performance of M3D CIM architectures.

### IV. CONCLUSION

This physical model, validated through TCAD comparisons and agreement with experimental data, provides a comprehensive understanding of BEOL FeFET behavior. This model offers valuable insights into the design and optimization of BEOL FeFET-based memory devices for M3D integration.

In our future work, we will develop a compact model, derived from the proposed physics-based model. The compact model will aim to not only eliminate the necessity for intricate numerical computations inherent in the 2-D Poisson's solver, but also facilitate the evaluation of performance for M3D CIM architectures.

### REFERENCES

- X. S. Hu et al., "In-memory computing with associative memories: A cross-layer perspective," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2021, p. 25.2.1, doi: 10.1109/IEDM19574.2021. 9720562.
- [2] S. Yu, "Neuro-inspired computing with emerging nonvolatile memorys," *Proc. IEEE*, vol. 106, no. 2, pp. 260–285, Feb. 2018, doi: 10.1109/JPROC.2018.2790840.
- [3] F.-X. Liang, I.-T. Wang, and T.-H. Hou, "Progress and benchmark of spiking neuron devices and circuits," Adv. Intell. Syst., vol. 3, no. 8, Jun. 2021, Art. no. 2100007.
- [4] S. Dutta et al., "Monolithic 3D integration of high endurance multibit ferroelectric FET for accelerating compute-in-memory," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2020, p. 36.4.1, doi: 10.1109/IEDM13553.2020.9371974.
- [5] S. Dutta et al., "Logic compatible high-performance ferroelectric transistor memory," 2021, arXiv:2105.11078.
- [6] A. A. Sharma et al., "High speed memory operation in channel-last, back-gated ferroelectric transistors," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2020, p. 18.5.1, doi: 10.1109/IEDM13553.2020.9371940.
- [7] G. Pahwa, S. Salahuddin, and C. Hu, "Critical importance of nonuniform polarization and fringe field effects for scaled ferroelectric FinFET memory," *IEEE Trans. Electron Devices*, vol. 69, no. 9, pp. 4900–4908, Sep. 2022, doi: 10.1109/TED.2022.3190252.
- [8] C.-T. Tung, G. Pahwa, S. Salahuddin, and C. Hu, "A compact model of ferroelectric field-effect transistor," *IEEE Electron Device Lett.*, vol. 43, no. 8, pp. 1363–1366, Aug. 2022, doi: 10.1109/LED.2022. 3182141.
- [9] C. Alessandri, P. Pandey, A. Abusleme, and A. Seabaugh, "Monte Carlo simulation of switching dynamics in polycrystalline ferroelectric capacitors," *IEEE Trans. Electron Devices*, vol. 66, no. 8, pp. 3527–3534, Aug. 2019, doi: 10.1109/TED.2019.2922268.
- [10] K. Ni, W. Chakraborty, J. Smith, B. Grisafe, and S. Datta, "Fundamental understanding and control of device-to-device variation in deeply scaled ferroelectric FETs," in *Proc. Symp. VLSI Technol.*, Kyoto, Japan, Jun. 2019, pp. T40–T41, doi: 10.23919/VLSIT.2019.8776497.
- [11] K. Ni, M. Jerry, J. A. Smith, and S. Datta, "A circuit compatible accurate compact model for ferroelectric-FETs," in *Proc. IEEE Symp. VLSI Technol.*, Honolulu, HI, USA, Jun. 2018, pp. 131–132, doi: 10.1109/VLSIT.2018.8510622.
- [12] A. T. Bartic, D. J. Wouters, H. E. Maes, J. T. Rickes, and R. M. Waser, "Preisach model for the simulation of ferroelectric capacitors," *J. Appl. Phys.*, vol. 89, no. 6, pp. 3420–3425, Mar. 2001, doi: 10.1063/1.1335639.
- [13] M. Lederer et al., "SPICE compatible semi-empirical compact model for ferroelectric hysteresis," *Solid-State Electron.*, vol. 199, Jan. 2023, Art. no. 108501, doi: 10.1016/j.sse.2022.108501.
- [14] M. Jerry et al., "Ferroelectric FET analog synapse for acceleration of deep neural network training," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2017, p. 6.2.1, doi: 10.1109/IEDM.2017.8268338.
- [15] A. I. Khan, A. Keshavarzi, and S. Datta, "The future of ferroelectric field-effect transistor technology," *Nature Electron.*, vol. 3, no. 10, pp. 588–597, Oct. 2020, doi: 10.1038/s41928-020-00492-7.
- [16] L. Xu et al., "A surface potential based compact model for ferroelectric a-InGaZnO-TFTs toward temperature dependent device characterization," *IEEE Electron Device Lett.*, vol. 44, no. 3, pp. 412–415, Mar. 2023, doi: 10.1109/LED.2022.3233824.

- [17] J.-M. Sallese, N. Chevillon, C. Lallement, B. Iniguez, and F. Pregaldiny, "Charge-based modeling of junctionless double-gate field-effect transistors," *IEEE Trans. Electron Devices*, vol. 58, no. 8, pp. 2628–2637, Aug. 2011, doi: 10.1109/TED.2011.2156413.
- [18] P. Dutta, B. Syamal, N. Mohankumar, and C. K. Sarkar, "A 2-D surface-potential-based threshold voltage model for short channel asymmetric heavily doped DG MOSFETs," *Int. J. Numer. Model.*, *Electron. Netw., Devices Fields*, vol. 27, no. 4, pp. 682–690, 2014, doi: 10.1002/jnm.1971.
- [19] H. Ye et al., "Double-gate W-doped amorphous indium oxide transistors for monolithic 3D capacitorless gain cell eDRAM," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2020, p. 28.3.1, doi: 10.1109/IEDM13553.2020.9371981.
- [20] W. Chakraborty, B. Grisafe, H. Ye, I. Lightcap, K. Ni, and S. Datta, "BEOL compatible dual-gate ultra thin-body W-doped indium-oxide transistor with Ion= 370μA/μm, SS= 73mV/dec and Ion/Ioff ratio >4×109," in *Proc. IEEE Symp. VLSI Technol.*, Honolulu, HI, USA, Jun. 2020, pp. 1–2, doi: 10.1109/VLSITechnology18217.2020. 9265064.
- [21] W. Chakraborty, K. Ni, J. Smith, A. Raychowdhury, and S. Datta, "An empirically validated virtual source FET model for deeply scaled cool CMOS," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2019, p. 39.4.1, doi: 10.1109/IEDM19573.2019.8993666.
- [22] Z. Chen et al., "Surface-potential-based drain current model for long-channel junctionless double-gate MOSFETs," *IEEE Trans. Elec*tron Devices, vol. 59, no. 12, pp. 3292–3298, Dec. 2012, doi: 10.1109/TED.2012.2221164.

- [23] K. Ni, S. Thomann, O. Prakash, Z. Zhao, S. Deng, and H. Amrouch, "On the channel percolation in ferroelectric FET towards proper analog states engineering," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2021, p. 15.3.1, doi: 10.1109/IEDM19574.2021.9720631.
- [24] F. Mo, X. Mei, T. Saraya, T. Hiramoto, and M. Kobayashi, "A simulation study on memory characteristics of InGaZnO-channel ferroelectric FETs with 2D planar and 3D structures," *Jpn. J. Appl. Phys.*, vol. 61, no. SC, May 2022, Art. no. SC1013, doi: 10.35848/1347-4065/ac3d0e.
- [25] M. Si, Z. Lin, Z. Chen, and P. D. Ye, "First demonstration of atomic-layer-deposited BEOL-compatible In<sub>2</sub>O<sub>3</sub> 3D fin transistors and integrated circuits: High mobility of 113 cm²/V•s, maximum drain current of 2.5 mA/µm and maximum voltage gain of 38 V/V in In<sub>2</sub>O<sub>3</sub> inverter," in *Proc. Symp. VLSI Technol.*, Kyoto, Japan, Jun. 2021, pp. 1–2.
- [26] C.-K. Chen et al., "High-performance top-gated and double-gated oxide-semiconductor ferroelectric field-effect transistor enabled by channel defect self-compensation effect," *IEEE Trans. Electron Devices*, vol. 70, no. 4, pp. 2098–2105, Apr. 2023, doi: 10.1109/TED.2023.3242633.
- [27] C.-K. Chen et al., "First demonstration of ultra-low dit top-gated ferroelectric oxide-semiconductor memtransistor with record performance by channel defect self-compensation effect for BEOL-compatible nonvolatile logic switch," in *IEDM Tech. Dig.*, San Francisco, CA, USA, Dec. 2022, p. 6.1.1, doi: 10.1109/IEDM45625.2022.10019440.
- [28] C. Sun et al., "First demonstration of BEOL-compatible ferroelectric TCAM featuring a-IGZO fe-TFTs with large memory window of 2.9 V, scaled channel length of 40 nm, and high endurance of 108 cycles," in Proc. Symp. VLSI Technol., Kyoto, Japan, Jun. 2021, pp. 1–2.