

# Pulsed E-/D-Mode Switchable GaN HEMTs With a Ferroelectric AlScN Gate Dielectric

Jeong Yong Yang<sup>®</sup>, Seung Yoon Oh, Min Jae Yeom, Seokgi Kim, Gyuhyung Lee, Kyusang Lee, Sungkyu Kim, and Geonwook Yoo<sup>®</sup>

Abstract—In this study, we demonstrate ferroelectric GaN high-electron mobility transistors (HEMTs) with a sputtered AlScN gate dielectric, exhibiting a large memory window of  $\sim 14.6$  V and a high on/off ratio of  $\sim 10^8$ . The strong polarization of AlScN layer contributes to the remarkably large threshold voltage (Vth) tuning range with counterclockwise hysteresis depending on voltage sweep ranges and pulsed parameters. Moreover, a recessed-gate structure enables the pulsed enhancement and depletion mode switching. The reconfigurable Vth via pulse modulation further allows feasibility of NOR logic gate with the single ferroelectric GaN HEMT.

Index Terms—GaN-HEMT, AIScN, ferroelectric, reconfigurable.

### I. INTRODUCTION

**¬** ALLIUM-NITRIDE (GaN) high-electron-mobility transistors (HEMTs) have been extensively investigated for use in high-frequency and power applications owing to its high electron mobility and wide bandgap [1], [2], [3]. Recent GaN-based CMOS circuits are promising toward energy efficient and high-density integration toward all GaN-based integrated circuits and systems [4]. However, the thick GaN layer and short-channel effect of GaN HEMTs have restricted the possibility of GaN channel scaling [5], [6]. Thus, a reconfigurable GaN HEMT has emerged as an alternative device structure to impart high functionality [7], [8], [9], [10], [11]. In particular, ferroelectric GaN HEMTs using BTO, PZT, and HZO have been proposed toward normally off, dynamic threshold voltage  $(V_{th})$  control, and negative-capacitance transistors to foster GaN-based reconfigurable and emerging devices [7], [10], [12], [13], [14].

Manuscript received 19 May 2023; accepted 16 June 2023. Date of publication 20 June 2023; date of current version 26 July 2023. This work was supported in part by the Ministry of Science and ICT under Grant NRF-2021R1A4A1033155; and in part by the Ministry of Trade, Industry, and Energy of Korea under Grant RS-2022-00154729 and Grant P0012451. The review of this letter was arranged by Editor M. H. Park. (Corresponding author: Geonwook Yoo.)

Jeong Yong Yang, Seung Yoon Oh, Min Jae Yeom, Gyuhyung Lee, and Geonwook Yoo are with the School of Electronic Engineering, Soongsil University, Seoul 06938, South Korea (e-mail: gwyoo@ssu.ac.kr).

Seokgi Kim and Sungkyu Kim are with the Department of Nanotechnology and Advanced Materials Engineering, Sejong University, Seoul 05006, South Korea.

Kyusang Lee is with the Department of Electrical and Computer Engineering, Material Science and Engineering, University of Virginia, Charlottesville, VA 22904 USA.

Color versions of one or more figures in this letter are available at https://doi.org/10.1109/LED.2023.3287913.

Digital Object Identifier 10.1109/LED.2023.3287913

So far, the  $V_{\rm th}$  modulation in both negative (depletion mode; D-mode) and positive (enhancement mode; E-mode) with a broad tunable range has not been demonstrated due to the strong polarization of AlGaN layer [7], [8], [10], [13]. Therefore, a proper HEMT structure with a suitable ferroelectric film is of significant interest. Recently, AlScN has attracted great attentions as a promising ferroelectric film with a large ferroelectric polarization and coercive field [15], [16]. Notably, GaN HEMTs with the ferroelectric AlScN gate stack are reported to exhibit tunable  $V_{\rm th}$ , and the epitaxially grown AlScN on GaN can be a promising barrier layer to further enhance radio frequency performance [9], [17], [18], [19].

In this study, we report ferroelectric GaN HEMTs with an AlScN/Al<sub>2</sub>O<sub>3</sub> gate stack on the recessed-gate structure. Thanks to the large remanent polarization and square-like voltage-polarization characteristics of AlScN, as well as the recessed-gate structure, we were able to achieve a large  $\Delta V$  ( $\sim$  14.6 V) and a high on/off ratio ( $\sim$  10<sup>8</sup>) by effectively suppressing the depolarization effect. An obvious counterclockwise hysteresis and normally off characteristic were observed. The dependency of  $\Delta V$  was examined via variable gate voltage sweep ranges and pulse parameters in order to substantiate reconfigurable  $V_{\rm th}$  behaviors. Finally, a NOR logic gate was demonstrated with the single ferroelectric GaN HEMT via a combination of two distinct input gate pulses and corresponding output currents.

#### II. DEVICE FABRICATION AND MEASUREMENT

An epitaxial layer of AlGaN/GaN HEMTs consisting of 1 nm AlN, 25 nm Al<sub>0.26</sub>Ga<sub>0.74</sub>N, and a 3 nm GaN capping layer were grown through MOCVD. The fabrication was initiated with mesa isolation and gate recess etching using inductively coupled plasma (ICP) etching. Next, an ohmic contact source/drain metal stack of Ti/Al/Ni/Au (25/140/40/50 nm) was deposited via e-beam evaporation, followed by rapid thermal annealing at 870 °C for 30 s under N<sub>2</sub> atmosphere. The insulator Al<sub>2</sub>O<sub>3</sub> (4 nm) was deposited via atomic layer deposition using trimethylaluminum and ozone precursors at a stage temperature of 450 °C. Subsequently, Al<sub>0.72</sub>Sc<sub>0.28</sub>N (40 nm) was deposited *via* a reactive RF-magnetron sputtering system utilizing an Al<sub>0.57</sub>Sc<sub>0.43</sub> single alloy target with Ar/N2 mixed gas. Then, 30 W power was applied to the Al<sub>0.57</sub>Sc<sub>0.43</sub> target at a working pressure of 2.5 mTorr and a stage temperature of 350 °C without postannealing. Then contact vias were opened by ICP etching. Finally, a gate electrode of Ni/Au (50/100 nm) was formed. An additional metal-ferroelectric-metal (MFM) capacitor of Ti/Pt/AlScN/Ni (5/50/40/50 nm) was fabricated on the highly



Fig. 1. Cross-sectional schematics of (a) fabricated device and (b) operation mechanism for elucidating accumulation and depletion states including  $P_{FE}$  and polarization of AlGaN ( $P_{AlGaN}$ ). (c) XRD  $2\theta$  scan plot for peak value vs intensity measured on the AlScN film. (d) P-V hysteresis curves of an MFM capacitor measured for incremental bias sweep range at 1 kHz.

doped silicon to characterize ferroelectricity of the AlScN film which was deposited on the same condition for the HEMTs.

The depth profile was verified using atomic force microscopy (NX-10/Park system). An XRD (SmartLab/Rigaku)  $2\theta$  scan was utilized to certify the crystalline peaks of AlScN, Pt, and Si on the MFM. A ferroelectric tester (RT66C/Radiant) was used to examine the ferroelectricity of AlScN. All electrical measurements were conducted using a parameter analyzer with a preamp (Keithely-4200A-SCS), and a pulse measurement was pursued via PMU-4225 with an amplifier unit.

# III. RESULTS AND DISCUSSION

Fig. 1(a) illustrates a cross-section of the AlScN/GaN HEMT. The channel width and length are 225 and 6  $\mu$ m, respectively. The recess depth was measured to be about 13 nm. The  $P_{\rm FE}$  was examined via polarization-voltage (P-V) hysteresis loop measurements by applying a triangular pulse to the MFM capacitor. The origin of ferroelectricity in AlScN is predominantly tied to the crystallization of AlScN along the c-axis (002 peaks in XRD) [15]. Thus, an XRD  $2\theta$  scan was employed to confirm the 002 peak in the MFM, as shown in Fig. 1(c), and both (100) and (002) peaks were confirmed.

Fig. 1(d) shows the measured P-V curves by applying a triangular pulse with a pre-set pulse. The square-like P-V curve shows that the polarization increases according to the sweep range [20]. In particular, the P-V curves exhibited a large remanent polarization ( $P_{\rm r}$ ) of 26  $\mu$ C/cm<sup>2</sup> measured under 1 kHz with a sweeping range of -14 V to 14 V.

Fig. 2(a) shows the bi-directional drain current  $(I_{DS})$ , gate leakage current  $(I_{GS})$  vs. applied gate voltage  $(V_{GS})$  at drain voltages  $(V_{DS})$  of = 0.5, 1 V. Furthermore, low and stable  $I_{GS}$  are maintained within the sweep range because the  $Al_2O_3$  layer prevents carrier flow between the AlScN and AlGaN layers [17]. Therefore, a high on/off ratio  $(\sim 10^8)$  was achieved. The subthreshold slopes (SS) were extracted using the equation  $SS = \partial \partial V_{GS}/\partial \partial \log(I_{DS})$ . To provide an accurate comparison of the SS characteristics, we calculated the average SS values



Fig. 2. (a) Bi-directional  $I_{DS}$ ,  $I_{GS}$  vs  $V_{GS}$  curves at  $V_{DS} = 0.5$ , 1 V. (b) Output characteristics of forward and reverse sequential sweeps of  $V_{GS}$ . (c) The bi-directional  $I_{DS}$ ,  $I_{GS}$  vs  $V_{GS}$  curve for an increased wide sweep range, and (d) its linear scale with transconductance  $(g_m)$ .

of 318 and 216 mV/dec for forward and reverse sweeps, respectively. These values were obtained for two orders magnitude of a drain current range from  $2 \times 10^{-5}$  mA/mm to  $2 \times 10^{-3}$  mA/mm. Broad SS during forward sweep can be attributed to capacitance mismatching stemming from the thick polycrystalline AlScN film ( $\sim 40 \text{ nm}$ ) [21], [22], [23], [24]. And the broad SS induces large subthreshold leakage current and requires large on/off switching voltage range. One approach to address this problem is to decrease the thickness of the AlScN film for reducing the coercive voltage of AlScN; another approach is to engineer a fully recessed structure for manipulating the operating gate voltage range of the device. The output curves were measured for forward ( $V_{GS}$  from -20 V to 10 V) and reverse ( $V_{GS}$  from 10 V to -20 V) sweep sequences, as shown in Fig. 2(b). The output currents of the device exhibit a discrepancy between the forward sweep ( $V_{GS}$ ranging from -20 V to 10 V) and the reverse sweep ( $V_{GS}$ ranging from 10 V to -20 V) because the large remanent polarization in AlScN maintained the accumulation/depletion of two-dimensional electron gas (2DEG) until a sufficient gate voltage is applied.

Fig. 2(c) shows the bi-directional  $I_{\rm DS}$  vs.  $V_{\rm GS}$  curve with the sweep range up to 14 V, and  $\Delta V$  of 14.6 V is observed attributed to the large  $P_{\rm r}$  of AlScN dielectric. As  $V_{\rm GS}$  exceeds 10 V, meanwhile,  $I_{\rm GS}$  significantly increases due to the tunneling of carriers from the 2DEG to the gate electrode through AlScN/Al<sub>2</sub>O<sub>3</sub> [25]. Fig. 2(d) presents transfer curves in a linear scale with the transconductance  $(g_{\rm m})$  curves. A large tunable  $V_{\rm th}$  for the forward and reverse sweeps is clearly observed with two distinct peaks for  $g_{\rm m}$ . Moreover, a positive  $V_{\rm th}$  of 5.6 V was extracted at the forward sweep due to the preeminent ferroelectricity of AlScN.

The dependency of  $\Delta V$  on  $V_{\rm GS}$  sweep ranges is studied by modulating the start ( $V_{\rm start}$ ) and end ( $V_{\rm end}$ ) of  $V_{\rm GS}$ . Fig. 3(a) shows the observed negative  $V_{\rm th}$  shift which are attributed to the increment of downward polled  $P_{\rm FE}$  sustaining more accumulation of 2DEG. Likewise, Fig. 3(b) presents positive  $V_{\rm th}$  shifts from the forward sweep for decreasing  $V_{\rm start}$  which are induced by the increasing of upward polled



Fig. 3. Bi-directional  $I_{DS}$  vs  $V_{GS}$  curves for variable (a)  $V_{end}$  and (b)  $V_{start}$ . (c) Calculated  $\Delta V$  for  $V_{end}$  and  $V_{start}$  show similar dependency on the  $V_{end}$  and  $V_{start}$  ranges, respectively. (d) Benchmarking of ferroelectric GaN HEMTs by comparing  $\Delta V$  and an on/off ratio.



Fig. 4. (a) Pulse modulation of D-mode and E-mode operation after applying set and reset pulses. (b)  $V_{th}$  modulation ( $\Delta V_{th}$ ) vs.  $P_{width}$  plots for various  $P_{amp,set}$  and  $P_{amp,reset}$ . (c) Retention time plot. (d) Pulse schemes illustrating NOR logic gate operation with input and read pulses. (e) The circuit diagram of AlScN/GaN HEMT connected with a pull-up resistor. (f) A truth table for NOR Boolean algebra. The input pulse schemes are also represented.

 $P_{\rm FE}$  maintaining the depletion of 2DEG. The dependencies of  $\Delta V$  on  $V_{\rm end}$  and  $V_{\rm start}$  are summarized in Fig. 3(c). It is to be noted that each  $V_{\rm th}$  is extracted using the constant current method at  $I_{\rm DS}=1~\mu{\rm A/mm}$  for simplicity. Then  $\Delta V$  is determined to be the difference between the forward and reverse sweeps. A significant large  $\Delta V$  of  $\sim$  14.6 V with an on/off ratio of  $\sim$  10<sup>8</sup> is achieved in the proposed GaN HEMT as benchmarked in Fig. 3(d) [24].

The depletion and accumulation of 2DEG in the fabricated device can be directly controlled by programming  $P_{\rm FE}$ , and thus reconfigurable  $V_{th}$  characteristics can be achieved as shown in Fig. 4(a). After being applied by an initialization pulse, a D-mode transfer curve was measured. Subsequently, a set pulse with an amplitude  $(P_{amp})$  of -20 V and a width  $(P_{\text{width}})$  of 1 s was applied to switch the operation mode. After measuring an E-mode transfer curve, restoration of  $V_{th}$  to the D-mode by applying a reset pulse ( $P_{amp} = 10 \text{ V}$ ,  $P_{width} =$ 200 ms) was verified. To select the appropriate  $P_{\text{with}}$  and  $P_{\rm amp}$  for  $V_{\rm th}$  modulation, the pulse amplitudes for the set  $(P_{\text{amp,set}})$  and reset  $(P_{\text{amp,reset}})$  were examined for various  $P_{\text{width}}$ , as shown in Fig. 4(b). Each red line indicates the minimum  $\Delta V_{\text{th}}$  for the operation mode switch, and  $\Delta V_{\text{th}}$  of 5.5 V is found to be sufficient. Although  $P_{\text{amp,reset}} = 8 \text{ V}$ with  $P_{\text{width,reset}} = 500 \text{ ms}$  can induces a mode switching,  $P_{\text{amp,reset}} = 10 \text{ V}$  with  $P_{\text{width}} = 200 \text{ ms}$  is chosen for the faster reset operation.  $P_{\text{amp,reset}}$  of higher than 10 V is not considered to suppress gate leakage and prevent device degradation [26]. Fig. 4(c) shows the retention behavior of the AlScN/GaN HEMT measured at  $V_{GS} = -5$  V. The set operation ( $P_{amp} =$ -20 V,  $P_{\text{width}} = 1 \text{ s}$ ) and reset operation ( $P_{\text{amp}} = 10 \text{ V}$ ,  $P_{\text{width}} = 1$  s) indicate that the retention time for the set operation cannot exceed 60 s due to the depolarization field generated by the residual AlGaN barrier layer ( $\sim 13$  nm). However, a retention behavior of 60 s is feasible for reconfigurable logic operation as the previous input state only needs to be maintained during computation with the subsequent sequential input pulse within the latency. Based on the pulsed  $V_{\rm th}$  reconfiguration, the NOR logic gate operation with a single ferroelectric GaN HEMT was examined. Fig. 4(d) depicts the scheme of the NOR gate operation, where the two independent inputs are ferro (set and reset for E-/D- mode shift) and read (N-read and P-read) pulse signals. The input pulse for ferroelectric switching and read voltage is defined as input A and B, respectively [27]. Moreover, the pull-up resistor (10 k $\Omega$ ) is connected with AlScN/GaN HEMT to obtain an output voltage signal for NOR gate logic operation as shown in Fig. 4(e). Owing to the pulsed E-/D-mode switching, the combination of two input signals and the corresponding output voltage  $(V_{\text{out}})$  shows a NOR gate Boolean algebra. Fig. 4(f) shows the truth table of the NOR gate representing two input signals with an illustration of each state pulse scheme and the measured output signal.

## IV. CONCLUSION

To summarize, the AlScN/GaN HEMT exhibited a large  $\Delta V$  ( $\sim 14.6$  V) and high on/off ratio ( $\sim 10^8$ ) after implementing an AlScN ferroelectric dielectric on the gate recessed structure. The strong polarization of AlScN and the recess etching process of the AlGaN barrier layer could successfully suppress the depolarization effect as well as confirm the normally off behavior. The evident dependency of  $\Delta V$  on  $V_{\rm end}$  and  $V_{\rm start}$  is verified, proving that the  $P_{\rm FE}$  of AlScN amply induces the accumulation and depletion of 2DEG. The switching of the operation modes (D-mode and E-mode) is substantiated by applying a pulse, and adequate pulse parameters are determined. Finally, NOR gate Boolean algebra is successfully demonstrated with two distinct input pulses and a corresponding output current.

#### REFERENCES

- B. J. Baliga, "Trends in power semiconductor devices," *IEEE Trans. Electron Devices*, vol. 43, no. 10, pp. 1717–1731, Oct. 1996, doi: 10.1109/16.536818.
- [2] J. A. del Alamo and E. S. Lee, "Stability and reliability of lateral GaN power field-effect transistors," *IEEE Trans. Electron Devices*, vol. 66, no. 11, pp. 4578–4590, Nov. 2019, doi: 10.1109/TED.2019.2931718.
- [3] R. Chau, S. Datta, and A. Majumdar, "Opportunities and challenges of III–V nanoelectronics for future high-speed, low-power logic applications," in *Proc. IEEE Compound Semiconductor Integr. Circuit Symp.* (CSIC), Oct. 2005, pp. 17–20, doi: 10.1109/CSICS.2005.1531740.
- [4] Z. Zheng, L. Zhang, W. Song, S. Feng, H. Xu, J. Sun, S. Yang, T. Chen, J. Wei, and K. J. Chen, "Gallium nitride-based complementary logic integrated circuits," *Nature Electron.*, vol. 4, no. 8, pp. 595–603, Jul. 2021, doi: 10.1038/s41928-021-00611-y.
- [5] M. Allaei, M. Shalchian, and F. Jazaeri, "Modeling of short-channel effects in GaN HEMTs," *IEEE Trans. Electron Devices*, vol. 67, no. 8, pp. 3088–3094, Aug. 2020, doi: 10.1109/TED.2020.3005122.
- [6] D. S. Lee, B. Lu, M. Azize, X. Gao, S. Guo, D. Kopp, P. Fay, and T. Palacios, "Impact of GaN channel scaling in InAlN/GaN HEMTs," in *IEDM Tech. Dig.*, Dec. 2011, pp. 19.2.1–19.2.4, doi: 10.1109/IEDM.2011.6131583.
- [7] J. Y. Yang, M. J. Yeom, J. Lee, K. Lee, C. Park, J. Heo, and G. Yoo, "Reconfigurable radio-frequency high-electron mobility transistors via ferroelectric-based gallium nitride heterostructure," Adv. Electron. Mater., vol. 8, no. 9, Sep. 2022, Art. no. 2101406, doi: 10.1002/aelm.202101406.
- [8] J. Y. Yang, M. Park, M. J. Yeom, Y. Baek, S. C. Yoon, Y. J. Jeong, S. Y. Oh, K. Lee, and G. Yoo, "Reconfigurable physical reservoir in GaN/α-In<sub>2</sub>Se<sub>3</sub> HEMTs enabled by out-of-plane local polarization of ferroelectric 2D layer," ACS Nano, vol. 17, no. 8, pp. 7695–7704, Apr. 2023, doi: 10.1021/acsnano.3c00187.
- [9] Z. Zhao, Y. Dai, F. Meng, L. Chen, K. Liu, T. Luo, Z. Yu, Q. Wang, Z. Yang, J. Zhang, W. Guo, L. Wu, and J. Ye, "The incorporation of AlScN ferroelectric gate dielectric in AlGaN/GaN-HEMT with polarization-modulated threshold voltage," *Appl. Phys. Exp.*, vol. 16, no. 3, Mar. 2023, Art. no. 031002, doi: 10.35848/1882-0786/acbe26.
- [10] C. Wu, H. Ye, N. Shaju, J. Smith, B. Grisafe, S. Datta, and P. Fay, "Hf<sub>0.5</sub>Zr<sub>0.5</sub>O<sub>2</sub>-based ferroelectric gate HEMTs with large threshold voltage tuning range," *IEEE Electron Device Lett.*, vol. 41, no. 3, pp. 337–340, Mar. 2020, doi: 10.1109/LED.2020.2965330.
- [11] H. Ye, C. Wu, N. Venkatesan, J. Wang, Y. Cao, A. Xie, E. Beam, and P. Fay, "Ferroelectric-gated GaN HEMTs for RF and mm-wave switch applications," in *Proc. Int. Symp. VLSI Technol., Syst. Appl. (VLSI-TSA)*, Apr. 2022, pp. 1–2, doi: 10.1109/VLSI-TSA54299.2022.9770985.
- [12] J. Zhu, L. Chen, J. Jiang, X. Lu, L. Yang, B. Hou, M. Liao, Y. Zhou, X. Ma, and Y. Hao, "Ferroelectric gate AlGaN/GaN E-mode HEMTs with high transport and sub-threshold performance," *IEEE Electron Device Lett.*, vol. 39, no. 1, pp. 79–82, Jan. 2018, doi: 10.1109/LED.2017.2778276.
- [13] C. Wu, P. Han, S. Liu, T. Hsieh, F. J. Lumbantoruan, Y. Ho, J. Chen, K. Yang, H. Wang, Y. Lin, P. Chang, Q. H. Luc, Y. Lin, and E. Y. Chang, "High-performance normally-OFF GaN MIS-HEMTs using hybrid ferroelectric charge trap gate stack (FEG-HEMT) for power device applications," *IEEE Electron Device Lett.*, vol. 39, no. 7, pp. 991–994, Jul. 2018, doi: 10.1109/LED.2018.2825645.
- [14] H. Chandrasekar, T. Razzak, C. Wang, Z. Reyes, K. Majumdar, and S. Rajan, "Demonstration of wide bandgap AlGaN/GaN negativecapacitance high-electron-mobility transistors (NC-HEMTs) using barium titanate ferroelectric gates," Adv. Electron. Mater., vol. 6, no. 8, Aug. 2020, Art. no. 2000074, doi: 10.1002/aelm.202000074.

- [15] S.-L. Tsai, T. Hoshii, H. Wakabayashi, K. Tsutsui, T.-K. Chung, E. Y. Chang, and K. Kakushima, "Room-temperature deposition of a poling-free ferroelectric AlScN film by reactive sputtering," *Appl. Phys. Lett.*, vol. 118, no. 8, Feb. 2021, Art. no. 082902, doi: 10.1063/5.0035335.
- [16] D. Wang, J. Zheng, P. Musavigharavi, W. Zhu, A. C. Foucher, S. E. Trolier-McKinstry, E. A. Stach, and R. H. Olsson, "Ferroelectric switching in sub-20 nm aluminum scandium nitride thin films," *IEEE Electron Device Lett.*, vol. 41, no. 12, pp. 1774–1777, Dec. 2020, doi: 10.1109/LED.2020.3034576.
- [17] S. M. Chen, S. L. Tsai, K. Mizutani, T. Hoshii, H. Wakabayashi, K. Tsutsui, E. Y. Chang, and K. Kakushima, "GaN high electron mobility transistors (HEMTs) with self-upward-polarized AlScN gate dielectrics toward enhancement-mode operation," *Jpn. J. Appl. Phys.*, vol. 61, p. 1007, Jun. 2022, doi: 10.35848/1347-4065/ac5d13.
- [18] D. Wang, P. Wang, M. He, J. Liu, S. Mondal, M. Hu, D. Wang, Y. Wu, T. Ma, and Z. Mi, "Fully epitaxial, monolithic ScAlN/AlGaN/GaN ferroelectric HEMT," *Appl. Phys. Lett.*, vol. 122, no. 9, Feb. 2023, Art. no. 090601, doi: 10.1063/5.0143645.
- [19] J. Casamento, K. Nomoto, T. S. Nguyen, H. Lee, C. Savant, L. Li, A. Hickman, T. Maeda, J. Encomendero, V. Gund, A. Lal, J. C. M. Hwang, H. G. Xing, and D. Jena, "FerroHEMTs: Highcurrent and high-speed all-epitaxial AlScN/GaN ferroelectric transistors," in *IEDM Tech. Dig.*, Dec. 2022, pp. 11.1.1–11.1.4, doi: 10.1109/iedm45625.2022.10019485.
- [20] M. Si, L. Yang, H. Zhou, and P. D. Ye, "β-Ga<sub>2</sub>O<sub>3</sub> nanomembrane negative capacitance field-effect transistors with steep subthreshold slope for wide band gap logic applications," ACS Omega, vol. 2, no. 10, pp. 7136–7140, Oct. 2017, doi: 10.1021/acsomega.7b01289.
- [21] M. H. Lee, S.-T. Fan, C.-H. Tang, P.-G. Chen, Y.-C. Chou, H.-H. Chen, J.-Y. Kuo, M.-J. Xie, S.-N. Liu, M.-H. Liao, C.-A. Jong, K.-S. Li, M.-C. Chen, and C. W. Liu, "Physical thickness 1.X nm ferroelectric HfZrO<sub>x</sub> negative capacitance FETs," in *IEDM Tech. Dig.*, Dec. 2016, pp. 12.1.1–12.1.4, doi: 10.1109/IEDM.2016.7838400.
- [22] P. Sharma, K. Tapily, A. K. Saha, J. Zhang, A. Shaughnessy, A. Aziz, G. L. Snider, S. Gupta, R. D. Clark, and S. Datta, "Impact of total and partial dipole switching on the switching slope of gate-last negative capacitance FETs with ferroelectric hafnium zirconium oxide gate stack," in *Proc. Symp. VLSI Technol.*, Jun. 2017, pp. T154–T155, doi: 10.23919/VLSIT.2017.7998160.
- [23] H. Wang, M. Yang, Q. Huang, K. Zhu, Y. Zhao, Z. Liang, C. Chen, Z. Wang, Y. Zhong, X. Zhang, and R. Huang, "New insights into the physical origin of negative capacitance and hysteresis in NCFETs," in *IEDM Tech. Dig.*, Dec. 2018, pp. 31.1.1–31.1.4, doi: 10.1109/IEDM.2018.8614504.
- [24] S.-W. Han, S.-K. Eom, M.-J. Kang, H.-S. Kim, K.-S. Seo, and H.-Y. Cha, "GaN based negative capacitance heterojunction field-effect transistors with <30 mV/dec subthreshold slope for steep switching operation," *Results Phys.*, vol. 16, Mar. 2020, Art. no. 102950, doi: 10.1016/j.rinp.2020.102950.
- [25] X. Liu, J. Zheng, D. Wang, P. Musavigharavi, E. A. Stach, R. Olsson, and D. Jariwala, "Aluminum scandium nitride-based metal-ferroelectricmetal diode memory devices with high on/off ratios," *Appl. Phys. Lett.*, vol. 118, no. 20, May 2021, Art. no. 202901, doi: 10.1063/5.0051940.
- [26] K. Toprasertpong, M. Takenaka, and S. Takagi, "Breakdown-limited endurance in HZO FeFETs: Mechanism and improvement under bipolar stress," *Frontiers Electron.*, vol. 3, Dec. 2022, Art. no. 1091343, doi: 10.3389/felec.2022.1091343.
- [27] E. T. Breyer, H. Mulaosmanovic, T. Mikolajick, and S. Slesazeck, "Reconfigurable NAND/NOR logic gates in 28 nm HKMG and 22 nm FD-SOI FeFET technology," in *IEDM Tech. Dig.*, Dec. 2017, p. 28, doi: 10.1109/IEDM.2017.8268471.