# Group 8 - Simon Game with FPGA

Filippo Festa, Marija Mojsovska, Filippo Orlando, Roya Julaei, and Shabnaz Ghaffari

This paper presents a work in the Management and Analysis of Physics Dataset consisting of the construction of a slightly modified version of the Simon Game in which the player must memorize a sequence that becomes more difficult as the levels progress. The work is implemented on FPGA: Digilent Arty-A7 100T board.

### INTRODUCTION

Simon is a game designed to test your memory. In this game, there are four distinct light sources (LEDs) and four corresponding inputs from the user (buttons). The game displays a LEDs pattern, which the user has to memorize and repeat using the corresponding buttons. The game starts at level 1, where the velocity with which the LEDs are being turned on is the lowest. In each subsequent level the velocity increases. There are four levels. A level is passed if the user enters the right pattern as displayed by the game. If the user fails to do so, the game ends.

## **UART**

For the developing of this project we use the UART (Universal asynchronous receiver-transmitter) hardware communication protocol.

## UART Receiver

The receiver receives six random sequences of eight bits randomly generated using the dedicated function rand\_pattern in the python script for each level.

The sequences are created to have only one bit equal to '1', which correspond to the LED on, and all the others to '0', the remaining LEDs off, for instance:

- $1^{st}LED$  on  $\Rightarrow 1$  integer or 9000 0001 sequence
- $2^{nd}LED$  on  $\Rightarrow 2$  integer or 00000010 sequence
- $3^{rd}LED$  on  $\Rightarrow 4$  integer or 9000 0100 sequence
- $4^{th}LED$  on  $\Rightarrow 8$  integer or 00001000 sequence

The rand\_pattern function (Fig. 1) creates a list of six random integer elements extracted with no neighbouring repetition from the  $\{1, 2, 4, 8\}$  set, each matching the respective sequence, which altogether will form the pattern of the  $n^{th}$  level.

So then six sequences are generated by the script, each of them collected in the **receive\_data\_s** eight bits standard logic vector and at the end sequentially stored in

```
import numpy.random as npr

def rand_pattern():
    set = [1,2,4,8]
    1 = [npr.choice(set)]

for i in range(5):
    set = [1,2,4,8]
    set.remove(1[i])
    1.append(npr.choice(set))
    return 1
```

FIG. 1. Python function that generates the random sequences

a two dimensional 6x4 array by the receiver, the **input\_sequence** matrix. For this purpose we define a new type using the following syntax:

where the (range) defines the number of rows (length of the sequence) and element\_type is the number of columns (LEDs). The command use work.newtype.all, in the following code (Fig. 2), allows to import the package containing the type matrix.

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

package newtype is
    type matrix is array(0 to 5) of std_logic_vector(3 downto 0);
end newtype;
```

FIG. 2. Type matrix

Thereby, the output of the receiver (Fig. 3), named **input\_sequence**, is the matrix containing the sequences which is then send as input to the game.

Notice that the first four bits of each sequence act as padding, in fact they are always zero, and the only bits that matters for our purpose are the last four, each associated to its LED. Therefore we modify the final case of the UART state machine, that is bit7-s, in order to store in the rows of the **input\_sequence** matrix only the bits of interest. The other main modification on this very spot is the deployment and the usage of the variable **i** (Fig. 4), which has been exploited to sequentially save in **input\_sequence** all the six sequence, one in each row of

```
library ieee;
use ieee.std_logic_1164.all;
use work.newtype.all;

entity uart_receiver is
  port (clock : in std_logic;
      uart_rx : in std_logic;
      valid : out std_logic;
      input_sequence: out matrix);
end entity uart_receiver;
```

FIG. 3. Changes in UART receiver code

the matrix.

```
when bit6_s =>
  if baudrate_out = '1' then
   received data s(7) <= uart rx;
    state
                       <= bit7_s;
  end if;
when bit7 s =>
  if baudrate out = '1' then
    input_sequence(i) <= received_data_s(3 downto 0);
    i := i + 1:
    if i = 6 then
        valid <= '1';
        i := 0:
    end if:
    state <= idle s:
   end if;
```

FIG. 4. Changes in UART receiver state machine code

In particular we have to underline the choice of variable instead of a signal, recall that:

- Variables can only be used inside processes, while signals can be used inside or outside them;
- Variables need to be defined after the keyword process but before the keyword begin;
- Any variable that is created in one process cannot be used in another process. Signals can be used in multiple processes, though they can only be assigned in a single process;
- Variables that are assigned in a spot immediately take the value of the assignment.

After this bits gathering procedure is done, hence when i=6, the receiver modifies the valid standard logic signal from zero to one for a whole clock cycle, allowing the game to start, and at this point it waits for a new pattern.



FIG. 5. UART receiver's testbench

### UART Transmitter

The UART transmitter component design is the standard one seen during the lessons, no modifications has been done. It basically receives the 8 bits standard logic vector **filtered\_data** from the game component and sends it back to the computer bit by bit. The **filtered\_data** vector, as explained more in detail in the game section, can assume only two values because of the game's design:

- 00000000 binary ⇒ 0 integer
  It stops the game, so then the python script (Fig. 6)
  waits until the player wants to restart a new try by
  means of the **rst** button
- 11111111 binary ⇒ 255 integer

  The game requests for a new pattern, so then the python script (Fig. 6) generates it and sends it back to the receiver

```
import serial
ser = serial.Serial("COM4", baudrate = 115200)
1 = rand_pattern()
for i in 1:
    value = chr(i)
    print()
    print(i)
    print(bin(i))
    ser.write(value.encode())
d = ser.read()
print("\n=>", ord(d))
while True:
    if ord(d) == 255:
    print("\n\n\n")
        1 = rand_pattern()
        time.sleep(2)
        for i in 1:
            value = chr(i)
            print(i)
            print(bin(i))
            ser.write(value.encode())
        d = ser.read()
        print("\n=>", ord(d))
    if ord(d) == 0:
        d = ser.read()
        print("\n\n\n=>", ord(d))
```

FIG. 6. Python script for the complete game

#### GAME

In this section, we analyse the entire game code.

Starting with the entity box, shown in Fig. 7, we define four input ports:

- **pattern\_input** is the *matrix* of led sequences described in the previous section;
- valid\_in is a std\_logic that allows to start the game.
   It is '1' when the UART receiver stores all six led sequences;
- **rst** is a *std\_logic* which restarts the game, it is the A8 switch on the FPGA;
- **clock** is the 100 MHz clock implemented in the FPGA;
- button\_in is a std\_logic\_vector(3 downto 0). The four components button\_in[i] are mapped with the four physical buttons in the FPGA (D9, C9, B9, B8).

and six output ports:

- led is a std\_logic\_vector(3 downto 0). These LEDs show the pattern to be memorized. Each component is mapped with the FPGA blue LEDs (E1, G4, H4, K2);
- led\_red is a std\_logic\_vector(3 downto 0). These LEDs light up simultaneously when the player fails. Each component is mapped with the FPGA red LEDs (G6, G3, J3, K1);
- led\_green is a std\_logic\_vector(3 downto 0). These LEDs light up simultaneously when the player inserts the correct sequence. Each component is mapped with the FPGA green LEDs (F6, J4, J2, H6);
- led\_level is a std\_logic\_vector(3 downto 0). These LEDs show the level. Each component is mapped with the FPGA LEDs (H5, J5, T9, T10). For instance, led\_level[0] turns on when the first level is passed; led\_level[0] and led\_level[1] correspond to the second level and so on;
- valid\_out is a *std\_logic* that is send as an input to the transmitter when we have a result from the game (success or fail of the player) to transmit;

• to\_trasmit is a std\_logic\_vector(7 downto 0) that returns to the UART transmitter '111111111' (decimal 255), if the sequence inserted by the player is correct, or '00000000' (decimal 0), if the inserted sequence is wrong.

```
library ieee;
use ieee.std_logic_1164.all;
use IEEE.NUMERIC STD.ALL:
use work.newtype.all:
entity game is
   port(pattern input : in matrix;
         valid_in
                      : in std logic;
                                               -- from receiver
                       : in std logic;
         led
                       : out std logic vector(3 downto 0) := (others => '0');
                       : out std_logic_vector(3 downto 0) := (others => '0');
         led red
                       : out std logic vector(3 downto 0) := (others => '0');
         led green
         led_level
                       : out std_logic_vector(3 downto 0) := (others => '0');
                    : out std_logic := '0';
        valid out
                       : out std_logic_vector(7 downto 0));
         to_transmit
end entity game;
```

FIG. 7. The ports in the entity game

The following image Fig. 8 shows all the signals used in the game, the edge detector component and the cases of the state machine.

```
component edge detector is
        Port (sig : in std_logic;
clk : in std_logic;
              edge : out std logic);
end component:
type state_t is (waiting, S0, Detect);
signal state : state t := waiting;
signal slow clk
                       : std logic:
                        : unsigned(27 downto 0) := (others => '0');
signal enable_counter : std_logic := '0';
signal level
                        : integer := 0;
signal valid_pattern : std_logic := '0';
signal slow clk detect : std_logic;
                                            -- edge detection
signal rst_detect
                        : std_logic;
signal button_in0_detect
                             : std_logic;
                                            -- button detection variables
signal button_in1_detect
                             : std_logic;
signal button_in2_detect
signal button_in3_detect
                             : std logic:
signal edge_detect_buttons : std_logic;
```

FIG. 8. Signals and state machine declaration

```
signal sig_name: data_type [:=initial_value];
```

Initially, we define the cases of the state machine:

- waiting: this is the state in which the machine waits until the whole sequence is shown to the player;
- **S0**: is the case in which the input from the buttons is compared with the sequence to be guessed;

• **Detect**: is the last step in which the led corresponding to the current level is turned on (in the case of a correctly guessed sequence) and the game goes back to the initial state waiting for a new sequence.

The *state\_t* type is initialized in the **waiting** state.

Then we define the *slow\_clk* as *std\_logic*. This *slow\_clk* takes the value of the last bit of the counter. The latter is obviously defined as an *unsigned* of twenty-seven bits initialized to '0'. In fact, if the counter was of type signed we would not be able to count correctly from zero to the maximum number.

The *enable\_counter* signal allows to start and stop the counter when certain conditions are satisfied.

Now, *level* signal is defined as *integer*. Integer data type can be used to define objects whose value can be a whole number. In our case, the level signal assumes the 0,1,2,3,4 values.

valid\_pattern is a std\_logic that turns to '1' when the entire led sequence is shown.

For the detection of the rising edges of the slow clock, the button's input, and the restart switch we use the following code for edge detection (Fig. 9):

```
library IEEE;
use IEEE.STD LOGIC 1164.all;
entity edge_detector is
       Port (sig
                   : in std_logic;
              clk
                    : in std logic;
              edge
                   : out std_logic);
end edge detector;
architecture rtl of edge_detector is
signal ff1 :std_logic;
signal ff2 :std_logic;
p_edge : process (clk) is
       begin
                if rising_edge(clk) then
                        ff1 <= sig;
                        ff2 <= ff1;
                       edge <= ff1 and not(ff2);
               end if:
       end process;
end rtl;
```

FIG. 9. Edge detector code

All the processes in the game are synchronized with the rising edge of the clock.

### $p_{-}clk \ process$

In the  $p\_clk$  process (Fig. 10) we use a counter, standard logic vector of twenty seven elements, in order to create a slow clock  $(slow\_clk)$  that is used for defining

the time intervals in which the LEDs turn on to show the sequence. The counter starts when it receives  $valid\_in = '1'$  from the receiver, meaning that a pattern is read and it's ready to be displayed for the player. It continues counting until it gets  $valid\_pattern = '1'$ , which happens right after the pattern is shown, then it stops.

The slow clock is assigned the value of counter(27-level) which depends on the current level, this way the slow\_clk becomes faster as the levels progress. For example for the first level the period of the slow\_clk is 1,34s, for the second level is 0,67s.

```
begin
    p_clk: process (clock) is
        begin
        if rising edge(clock) then
            if valid in = '1' then
                enable_counter <= '1';
            end if;
            if enable_counter = '1' then
                counter <= counter + 1;</pre>
            end if:
            if valid pattern = '1' then
                enable_counter <= '0';
                counter <= (others => '0');
            end if:
        end if:
    end process;
    slow_clk <= counter(26-level);
```

FIG. 10.  $p_{-}clk$  process for creating the slow clock



FIG. 11. Testbench  $p_{-}clk$  process

# $p\_led\ process$

The  $p\_led$  process(Fig. 12) is used for assigning to each LED the values corresponding to the sequences of the pattern that needs to be displayed. This procedure is synchronized with the  $slow\_clk$ , for which we use an edge detector. Hence at each rising edge of the  $slow\_clk$  the values of the four LEDs change. This is repeated for six cycles, given the fact that we have a pattern of 6x4, at the end of which  $valid\_pattern$  becomes '1'.

FIG. 12.  $p\_led$  process - displays the pattern



FIG. 13. Testbench *p\_led* process

## $main\ process$

This is the main process in which the input form the buttons is read and confronted with the shown pattern. It consists of a state machine with three states: waiting,  $S\theta$  and detect.

```
case state is
  when waiting =>
    if valid_pattern = '1' then
        i := 0;
        state <= S0;
    end if;

    if valid_in = '1' then
        led_green <= (others => '0');
        led_red <= (others => '0');
    end if;
```

FIG. 14. State waiting

At the beginning the state machine is in waiting (Fig. 14) and it remains there until the pattern is shown to the player, that is until  $valid\_pattern$  becomes '1', then it goes to S0 (Fig. 15). In this state we are using an edge detector for the buttons, every time the player presses a button this input is confronted with the given pattern. If the sequence inserted by the player is correct the green LEDs turn on, '111111111' is sent to the transmitter ( $valid\_out = '1'$ ), and the level is increased, unless we are in the last level, in that case '000000000' is sent to

the transmitter because the game is won and there is no need for a new pattern to be created. On the contrary if the player presses a wrong button the red LEDs turn on, '00000000' ( $valid\_out = '1'$ ) is sent to the transmitter and the game is over.

```
when S0 =>
    if edge_detect_buttons = '1' then
                                                                               -- button push detection
                          button_in = pattern_input(i) then
if i = 5 then
    if level = 3 then
                                        to_transmit <= "00000000"; -- end of game
                                       to_transmit <= "11111111"; -- new sequence
                                  end if;
valid_out <=</pre>
                                  led_green <= (others => '1');
level <= level + 1;
state <= Detect;</pre>
                                  i := i+1;
                           end if;
                      else
                           to_transmit <= "000000000";
valid_out <= '1';
led_red <= (others => '1');
                                                                                -- end of game
                                              <= Detect;
                      end if:
       end if:
```

FIG. 15. State S0

From here we enter in the state detect (Fig. 16) where depending in which level the game is, the corresponding level LED turns on, valid\_out goes back to '0' and the state machine returns to the waiting state where the red/green LEDs are turned off when a new sequence is read by the receiver, that is when valid\_in becomes '1'.

```
when Detect =>
    if level = 1 then
        led_level(0) <= '1';
    elsif level = 2 then
        led_level(1) <= '1';
    elsif level = 3 then
        led_level(2) <= '1';
    elsif level = 4 then
        led_level(3) <= '1';
    end if;

    valid_out <= '0';
    state <= waiting;

when others => null;
end case;
```

FIG. 16. State Detect



FIG. 17. Testbench main process

In this process we also have a restart switch used to start a new game (Fig. 18). When this is detected by the edge detector, all the LEDs (green/red, level) turn off, the level goes back to  $\theta$  and '111111111' is send to the transmitter (valid\_out = '1') in order to get a new pattern. From there the state machine goes in detect.

```
if rising_edge(clock) then

if rst_detect = '1' then -- restart game => new try
    state <= Detect;
    level <= 0;
    i := 0;

    to_transmit <= "111111111"; -- get new sequence
    valid_out <= '1';
    led_green <= (others => '0');
    led_red <= (others => '0');
    led_level <= (others => '0');
    else
    case state is
```

FIG. 18. rst switch - start new game

### CONSTRAIN

FIG. 19. First part of the constrain file

FIG. 20. Second part of the constrain file

FIG. 21. Diagram of the game

#### POSSIBLE IMPROVEMENT OF THE CODE

### **Button Debouncers**

A possible improvement on the shown code can be done introducing button debouncers. The problem with mechanical buttons and switches is that they might bounce one or more times before finally settling in the proper position, such bounces might last up to several milliseconds.



FIG. 22. Expected output from the button VS reality

In order to be sure that this won't happen a debounce circuit can be included. The circuit is shown in Fig. 23. At each rising edge of the clock the button's value is stored in FF1 and subsequently in FF2. When this values remain unchanged for a certain time FF3 is enabled and the stable value is saved as a result.



FIG. 23. Debounce circuit

## CONCLUSIONS

The code described previously was successfully implemented on FPGA: Digilent Arty-A7 100T board and the expected behavior was observed.

**Note**: In order to make the testbench  $slow\_clk$  was set to counter(7-level).

- Volnei A. Pedroni (2020), Circuit Design with VHDL, The MIT Press
- [2] Mark Zwolinski (2004), Digital system design with VHDL, Pearson Education
- [3] Bryan Mealy, Fabrizio Tappero (2018), Free range VHDL, http://www.freerangefactory.org