# **UVM Capstone - RISC-V Ibex Core Verification**

## **Project Overview:**

Ibex is an open-source 32-bit RISC-V CPU core developed in SystemVerilog. This CPU core is highly customizable and ideal for use in embedded control systems. The goal of this project is to create a UVM based verification environment of the Ibex core. Instructions are loaded into memory through a binary file and the core simulation is started. The test ends when the ECALL instruction is detected. A trace log is generated which indicates the executed instructions. Also, a result log is generated at the end from which the execution of the verification environment can be tracked.

### **Verification Testbench Architecture:**



The detailed explanation is as follows:

#### Memory model:

The testbench creates a memory model instance, which is responsible for loading the compiled assembly test program into memory at the start of each test. This memory model functions as a single memory unit for both instructions and data, handling all memory requests from the memory interface agents.

#### Interfaces:

- **dut\_intf**: fetch signal is sent to DUT on the basis of which core execution starts.
- ins\_intf: monitors the instruction memory requests and related signals.
- data intf: monitors the instruction memory requests and related signals.

#### Instruction Agent (ins\_agent):

This agent controls the IF signals and requests.

- **ins\_monitor**: gets the instruction request and address signals from the ins\_intf and writes them to the analysis port which is connected to the TLM analysis FIFO export of ins\_sequencer.
- **ins\_sequencer:** TLM analysis FIFO export is created which is connected to the analysis port of ins\_monitor. This ensures that all the instruction requests are executed in order.
- ins\_driver: gets the next item from the ins\_sequencer and drives the instruction signals onto the ins\_intf accordingly. It checks if an instruction request is active, and if so, it grants permission, sets the control signals and transfers instruction data, followed by clock advancements. After processing, it signals completion to the sequencer.

These 3 classes are instantiated into the agent and FIFO export and analysis ports are connected.

#### Data Agent (data agent):

This agent controls the LSU signals and requests.

- data\_monitor: gets the data request and address signals from the data\_intf and writes them to the analysis port which is connected to the TLM analysis FIFO export of data\_sequencer.
- data\_sequencer: TLM analysis FIFO export is created which is connected to the analysis port of data\_monitor. This ensures that all the data requests are executed in order.
- data\_driver: gets the next item from the data\_sequencer and drives the data signals onto the data intf accordingly. It checks if data request is active, and if

so, it grants permission, sets the control signals and transfers data, followed by clock advancements. After processing, it signals completion to the sequencer. These 3 classes are instantiated into the agent and FIFO export and analysis ports are connected.

#### Multi Sequencer (multi\_sequencer):

This sequencer contains the handles of both ins sequencer and data sequencer.

#### Instruction Memory Sequence (ins mem seq):

Memory model and ins\_mem\_seq\_item are instantiated. A virtual p\_sequencer of ins\_mem\_sequencer is declared which is used to get the ins\_item from the FIFO export of ins\_mem\_sequencer. After getting request and address signals, it reads the value at the appropriate address and stores it in the designated signal. The control signals can also be set in sequence, but it is more appropriate to set them in the respective driver.

#### Data Memory Sequence (data\_mem\_seq):

Memory model and data\_mem\_seq\_item are instantiated. A virtual p\_sequencer of data\_mem\_sequencer is declared which is used to get the data\_item from the FIFO export of data\_mem\_sequencer. Then the sequence is created accordingly. After getting request and address signals, it reads the value at the appropriate address and stores it in the designated signal. The control signals can also be set in sequence, but it is more appropriate to set them in the respective driver.

#### Multi Sequence (multi seq):

This sequence contains the handles of both ins\_mem\_sequence and data\_mem\_sequence. Memory model is instantiated and is connected to the memory model instances created in ins\_mem\_sequence and data\_mem\_sequence. A virtual p\_sequencer of multi\_sequencer is declared. Then by using p\_sequencer, both ins\_mem\_sequencer and data\_mem\_sequencer are started in parallel using fork-join.

#### **Environment (env):**

ins\_agent, data\_agent and multi\_sequencer are instantiated in the env. ins\_sequencer and data\_sequencer handles in the multi\_sequencer are connected to the respective agents' sequencers.

#### Base Test (base test):

Memory model, env and multi\_seq are instantiated. Also virtual handles of clk\_rst\_if, dut\_intf, ins\_intf and data\_intf are created. These are get from the top module using config\_db. Topology report is also printed to ensure the correctness of the hierarchy.

In the run phase, after raising the objection, test instructions are loaded from the binary file into the memory model. After that, reset is applied and the memory model is connected to the one instantiated in multi\_seq. After that fetch enable signal in the dut intf is set to start the core execution. This is the **starting condition** for our test.

After that the multi\_sequencer is started in parallel with the **ending condition** for our test which is the detection of ECALL instruction. These processes are run in parallel using fork-join any. After that the objection is dropped and test stops.

#### Top Module:

All the relevant files are included. The paths for the included files are not static and can be changed. Static interfaces clk\_rst\_if, dut\_intf, ins\_intf, data\_intf are created and set using config\_db. Also the clock is set\_active() and the design module ibex\_top\_tracing() is instantiated and relevant signals are connected. Finally, base test is set to run. Waveform can also be dumped for future reference.