











MSP430F5510, MSP430F5509, MSP430F5508 MSP430F5507, MSP430F5506, MSP430F5505, MSP430F5504 MSP430F5503, MSP430F5502, MSP430F5501, MSP430F5500

SLAS645K-JULY 2009-REVISED SEPTEMBER 2018

## MSP430F5510, MSP430F550x Mixed-Signal Microcontrollers

## **Device Overview**

#### 1.1 **Features**

- Low Supply-Voltage Range: 3.6 V Down to 1.8 V
- Ultra-Low Power Consumption
  - Active Mode (AM)
    - All System Clocks Active
    - 195 µA/MHz at 8 MHz, 3 V, Flash Program **Execution (Typical)**
    - 115 µA/MHz at 8 MHz, 3 V, RAM Program Execution (Typical)
  - Standby Mode (LPM3)
    - Real-Time Clock (RTC) With Crystal, Watchdog, and Supply Supervisor Operational, Full RAM Retention, Fast Wakeup:
      - 1.9 µA at 2.2 V, 2.1 µA at 3 V (Typical)
    - Low-Power Oscillator (VLO), General-Purpose Counter, Watchdog, and Supply Supervisor Operational, Full RAM Retention, Fast Wakeup:
      - 1.4 µA at 3 V (Typical)
  - Off Mode (LPM4) Full RAM Retention, Supply Supervisor Operational, Fast Wakeup:
    - 1.1 µA at 3 V (Typical)
  - Shutdown Mode (LPM4.5) 0.18 µA at 3 V (Typical)
- Wake up From Standby in Less Than 5 µs
- 16-Bit RISC Architecture, Extended Memory, up to 25-MHz System Clock
- Flexible Power-Management System
  - Fully Integrated LDO With Programmable Regulated Core Supply Voltage
  - Supply Voltage Supervision, Monitoring, and **Brownout**
- Unified Clock System
  - FLL Control Loop for Frequency Stabilization
  - Low-Power Low-Frequency Internal Clock Source (VLO)
  - Low-Frequency Trimmed Internal Reference Source (REFO)

- 32-kHz Watch Crystals (XT1)
- High-Frequency Crystals up to 32 MHz (XT2)
- 16-Bit Timer TA0. Timer A With Five Capture/Compare Registers
- 16-Bit Timer TA1, Timer\_A With Three Capture/Compare Registers
- 16-Bit Timer TA2, Timer A With Three Capture/Compare Registers
- 16-Bit Timer TB0, Timer\_B With Seven Capture/Compare Shadow Registers
- Two Universal Serial Communication Interfaces (USCIs)
  - USCI\_A0 and USCI\_A1 Each Support:
    - Enhanced UART With Automatic Baud-Rate Detection
    - IrDA Encoder and Decoder
    - Synchronous SPI
  - USCI\_B0 and USCI\_B1 Each Support:
    - I<sup>2</sup>C
    - Synchronous SPI
- Full-Speed Universal Serial Bus (USB)
  - Integrated USB-PHY
  - Integrated 3.3-V and 1.8-V USB Power System
  - Integrated USB-PLL
  - Eight Input and Eight Output Endpoints
- 10-Bit Analog-to-Digital Converter (ADC) With Window Comparator
- Comparator
- Hardware Multiplier Supports 32-Bit Operations
- Serial Onboard Programming, No External Programming Voltage Needed
- Three-Channel Internal DMA
- Basic Timer With RTC Feature
- **Device Comparison Summarizes the Available** Family Members

## 1.2 Applications

- Analog and Digital Sensor Systems
- Data Loggers

- Connectivity to USB Hosts
- Wireless Headsets



## 1.3 Description

The TI MSP family of ultra-low-power microcontrollers consists of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with extensive low-power modes, is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows the device to wake up from low-power modes to active mode in less than 5 µs.

The MSP430F5510, MSP430F5509, and MSP430F5508 devices are microcontroller configurations with integrated USB and PHY supporting USB 2.0, four 16-bit timers, a high-performance 10-bit ADC, two USCIs <sup>(1)</sup>, a hardware multiplier, DMA, an RTC module with alarm capabilities, and 31 or 47 I/O pins.

The MSP430F5507, MSP430F5506, MSP430F5505, and MSP430F5504 devices are microcontroller configurations with integrated USB and PHY supporting USB 2.0, four 16-bit timers, a high-performance 10-bit ADC, one USCI, a hardware multiplier, DMA, an RTC module with alarm capabilities, and 31 I/O pins.

The MSP430F5503, MSP430F5502, MSP430F5501, and MSP430F5500 devices include all of the MSP430F5507, MSP430F5506, MSP430F5505, and MSP430F5504 peripherals, except that they have a comparator instead of the 10-bit ADC.

Typical applications include analog and digital sensor systems and data loggers that require connectivity to various USB hosts.

For complete module descriptions, see the MSP430F5xx and MSP430F6xx Family User's Guide.

(1) In the 48-pin packages, the USCI functions that are pinned out are limited to what the user configures on port 4 with the port mapping controller. It may not be possible to bring out all functions simultaneously.

## Device Information<sup>(1)</sup>

| PART NUMBER     | PACKAGE   | BODY SIZE (2) |
|-----------------|-----------|---------------|
| MSP430F5510IRGC | VQFN (64) | 9 mm × 9 mm   |
| MSP430F5510IZQE | BGA (80)  | 5 mm × 5 mm   |
| MSP430F5510IPT  | LQFP (48) | 7 mm × 7 mm   |
| MSP430F5510IRGZ | VQFN (48) | 7 mm × 7 mm   |

<sup>(1)</sup> For the most current part, package, and ordering information for all available devices, see the Package Option Addendum in Section 8, or see the TI website at www.ti.com.

<sup>(2)</sup> The sizes shown here are approximations. For the package dimensions with tolerances, see the Mechanical Data in Section 8.



### 1.4 Functional Block Diagrams

Figure 1-1 shows the functional block diagram for the MSP430F5510, MSP430F5509, and MSP430F5508 devices in the RGC and ZQE packages.



Figure 1-1. Functional Block Diagram – MSP430F5510IRGC, MSP430F5509IRGC, MSP430F5508IRGC, MSP430F5510IZQE, MSP430F5508IZQE

Figure 1-2 shows the functional block diagram for the MSP430F5510, MSP430F5509, and MSP430F5508 devices in the RGZ and PT packages.



NOTE: See Table 3-1 for limitations on the simultaneous availability of USCI module signals.

Figure 1-2. Functional Block Diagram – MSP430F5510IRGZ, MSP430F5509IRGZ, MSP430F5508IRGZ, MSP430F5510IPT, MSP430F5509IPT, MSP430F5508IPT

Figure 1-3 shows the functional block diagram for the MSP430F5507, MSP430F5506, and MSP430F5505 devices in the RGZ package and the MSP430F5504 device in the RGZ and PT packages.



Figure 1-3. Functional Block Diagram – MSP430F5507IRGZ, MSP430F5506IRGZ, MSP430F5504IRGZ, MSP430F5504IPT

Figure 1-4 shows the functional block diagram for the MSP430F5503, MSP430F5502, MSP430F5501, and MSP430F5500 devices in the RGZ package.



Figure 1-4. Functional Block Diagram – MSP430F5503IRGZ, MSP430F5502IRGZ, MSP430F5501IRGZ, MSP430F5500IRGZ



## **Table of Contents**

| 1 | Devi | ce Overview                                                                | . <u>1</u> |   | 5.26 | •                                        | 0.5         |
|---|------|----------------------------------------------------------------------------|------------|---|------|------------------------------------------|-------------|
|   | 1.1  | Features                                                                   | . <u>1</u> |   |      | Reset                                    |             |
|   | 1.2  | Applications                                                               | . <u>1</u> |   | 5.27 | Timer_A                                  |             |
|   | 1.3  | Description                                                                | <u>2</u>   |   | 5.28 | Timer_B                                  |             |
|   | 1.4  | Functional Block Diagrams                                                  | 3          |   | 5.29 | USCI (UART Mode) Clock Frequency         | . 36        |
| 2 | Revi | sion History                                                               | 6          |   | 5.30 | USCI (UART Mode)                         | . 36        |
| 3 |      | ce Comparison                                                              | _          |   | 5.31 | USCI (SPI Master Mode) Clock Frequency   | . 36        |
| _ | 3.1  | Related Products                                                           | _          |   | 5.32 | USCI (SPI Master Mode)                   | . 36        |
| 4 |      | ninal Configuration and Functions                                          | _          |   | 5.33 | USCI (SPI Slave Mode)                    | . 38        |
| • | 4.1  | Pin Diagrams                                                               | _          |   | 5.34 | USCI (I <sup>2</sup> C Mode)             | . 40        |
|   | 4.2  | Signal Descriptions                                                        | _          |   | 5.35 | 10-Bit ADC, Power Supply and Input Range |             |
| 5 |      | cifications                                                                |            |   |      | Conditions                               | . <u>41</u> |
| • | 5.1  | Absolute Maximum Ratings                                                   | _          |   | 5.36 | 10-Bit ADC, Timing Parameters            | . 41        |
|   | 5.2  |                                                                            |            |   | 5.37 | 10-Bit ADC, Linearity Parameters         | . 42        |
|   |      | ESD Ratings                                                                |            |   | 5.38 | REF, External Reference                  | . 42        |
|   | 5.3  | Recommended Operating Conditions                                           | <u>19</u>  |   | 5.39 | REF, Built-In Reference                  | <u>43</u>   |
|   | 5.4  | Active Mode Supply Current Into V <sub>CC</sub> Excluding External Current | 21         |   | 5.40 | Comparator B                             | . 44        |
|   | 5.5  | Low-Power Mode Supply Currents (Into V <sub>CC</sub> )                     | <u></u> -  |   | 5.41 | Ports PU.0 and PU.1                      | . 45        |
|   | 0.0  | Excluding External Current                                                 | 22         |   | 5.42 | USB Output Ports (DP and DM)             | . 47        |
|   | 5.6  | Thermal Resistance Characteristics                                         | 23         |   | 5.43 | USB Input Ports (DP and DM)              | . 47        |
|   | 5.7  | Schmitt-Trigger Inputs – General-Purpose I/O                               | _          |   | 5.44 | USB-PWR (USB Power System)               |             |
|   |      | (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.4, P4.0 to P4                      | 1.7)       |   | 5.45 | USB-PLL (USB Phase-Locked Loop)          |             |
|   |      | (P5.0 to P5.5, P6.0 to P6.7, PJ.0 to PJ.3, RST/NMI)                        | 24         |   | 5.46 | Flash Memory                             |             |
|   | 5.8  | Inputs – Ports P1 and P2                                                   | 24         |   | 5.47 | JTAG and Spy-Bi-Wire Interface           |             |
|   | 0.0  | (P1.0 to P1.7, P2.0 to P2.7)                                               | 24         | 6 |      | iled Description                         |             |
|   | 5.9  | Leakage Current – General-Purpose I/O                                      | _          | • | 6.1  | CPU (Link to User's Guide)               |             |
|   |      | (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.4, P4.0 to P4                      | 1.7)       |   | 6.2  | Operating Modes                          |             |
|   |      | (P5.0 to P5.5, P6.0 to P6.7, PJ.0 to PJ.3, RST/NMI)                        | 24         |   | 6.3  | Interrupt Vector Addresses               |             |
|   | 5 10 | Outputs – General-Purpose I/O (Full Drive Strength)                        |            |   | 6.4  | Memory Organization                      |             |
|   | 0.10 | (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.4, P4.0 to                         |            |   | 6.5  | Bootloader (BSL)                         |             |
|   |      | P4.7, P5.0 to P5.5, P6.0 to P6.7, PJ.0 to PJ.3)                            | <u>24</u>  |   | 6.6  | JTAG Operation                           |             |
|   | 5.11 |                                                                            |            |   | 6.7  | Flash Memory (Link to User's Guide)      |             |
|   |      | Strength)<br>(P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.4, P4.0 to            |            |   | 6.8  | RAM (Link to User's Guide)               |             |
|   |      | P4.7, P5.0 to P5.5, P6.0 to P6.7, PJ.0 to PJ.3)                            | 25         |   | 6.9  | Peripherals                              |             |
|   | 5.12 | Output Frequency – General-Purpose I/O                                     |            |   |      |                                          |             |
|   |      | (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.4, P4.0 to                         |            |   | 6.10 | Peripheral File Map                      |             |
|   |      | P4.7, P5.0 to P5.5, P6.0 to P6.7, PJ.0 to PJ.3)                            | <u>25</u>  |   | 6.11 | Input/Output Diagrams                    |             |
|   | 5.13 | Typical Characteristics – Outputs, Reduced Drive                           | 00         | _ | 6.12 | •                                        |             |
|   | E 11 | Strength (PxDS.y = 0)                                                      | <u>26</u>  | 7 |      | ce and Documentation Support             | <u>100</u>  |
|   | 5.14 | Typical Characteristics – Outputs, Full Drive<br>Strength (PxDS.y = 1)     | 27         |   | 7.1  | ·                                        | 100         |
|   | 5.15 | Crystal Oscillator, XT1, Low-Frequency Mode                                |            |   | 7.2  | Device Nomenclature                      | 100         |
|   | 5.16 | Crystal Oscillator, XT2                                                    | <u>28</u>  |   | 7.3  | Tools and Software                       | 102         |
|   | 5.17 | Internal Very-Low-Power Low-Frequency Oscillator                           | <u>29</u>  |   | 7.4  | Documentation Support                    | 104         |
|   | 5.17 | (VLO)                                                                      | 30         |   | 7.5  | Related Links                            | 105         |
|   | 5.18 | Internal Reference, Low-Frequency Oscillator                               |            |   | 7.6  | Community Resources                      | 105         |
|   |      | (REFO)                                                                     | <u>30</u>  |   | 7.7  | Trademarks                               | 106         |
|   | 5.19 | DCO Frequency                                                              | 31         |   | 7.8  | Electrostatic Discharge Caution          | 106         |
|   | 5.20 | PMM, Brownout Reset (BOR)                                                  | _          |   | 7.9  | Export Control Notice                    | 106         |
|   | 5.21 | PMM, Core Voltage                                                          |            |   | 7.10 | Glossary                                 | 106         |
|   | 5.22 | PMM, SVS High Side                                                         |            | 8 | Mecl | hanical, Packaging, and Orderable        |             |
|   | 5.23 | PMM, SVM High Side                                                         | _          |   |      | mation                                   | 107         |
|   | 5.24 | PMM, SVS Low Side                                                          |            |   |      |                                          |             |
|   | 5.25 | PMM, SVM Low Side                                                          |            |   |      |                                          |             |
|   |      |                                                                            |            |   |      |                                          |             |



## 2 Revision History

| Changes from May 1, 2015 to September 20, 2018                                                                                                                                                                                    | age |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| <ul> <li>Updated Section 3.1, Related Products</li> <li>Added typical conditions statements at the beginning of Section 5, Specifications</li> </ul>                                                                              |     |
| <ul> <li>Changed the MIN value of the V<sub>(DVCC_BOR_hys)</sub> parameter from 60 mV to 50 mV in Section 5.20, PMM, Brownout</li> </ul>                                                                                          | 32  |
| • Updated notes (1) and (2) and added note (3) in , Wake-up Times From Low-Power Modes and Reset                                                                                                                                  | 35  |
| Removed ADC10DIV from the formula for the TYP value in the second row of the t <sub>CONVERT</sub> parameter in Section 5.36, 10-Bit ADC, Timing Parameters, because ADC10CLK is after division                                    | 41  |
| <ul> <li>Changed the MAX value of the t<sub>EN_CMP</sub> parameter with Test Conditions of "CBPWRMD = 10" from 1.5 μs to<br/>100 μs in Section 5.40, Comparator_B.</li> </ul>                                                     | 44  |
| <ul> <li>100 μs in Section 5.40, Comparator_B</li> <li>Updated note (1) on Section 5.47, JTAG and Spy-Bi-Wire Interface</li> </ul>                                                                                                | 48  |
| Throughout document, changed all instances of "bootstrap loader" to "bootloader"                                                                                                                                                  | 53  |
| Corrected spelling of NMIIFG in Table 6-9, System Module Interrupt Vector Registers                                                                                                                                               |     |
| <ul> <li>Corrected register acronyms in Table 6-43, USB Configuration Registers, and Table 6-44, USB Control Registers.</li> <li>Replaced former section Development Tools Support with Section 7.3, Tools and Software</li></ul> | 76  |
| Updated Section 7.4. Documentation Support                                                                                                                                                                                        |     |



## 3 Device Comparison

Table 3-1 summarizes the available family members.

Table 3-1. Device Comparison<sup>(1)(2)</sup>

|             | PROGRAM        |                             |                        |                        | US                                    | SCI                                 |                 |                |      |                   |
|-------------|----------------|-----------------------------|------------------------|------------------------|---------------------------------------|-------------------------------------|-----------------|----------------|------|-------------------|
| DEVICE      | MEMORY<br>(KB) | SRAM<br>(KB) <sup>(3)</sup> | Timer_A <sup>(4)</sup> | Timer_B <sup>(5)</sup> | CHANNEL A:<br>UART, LIN,<br>IrDA, SPI | CHANNEL B:<br>SPI, I <sup>2</sup> C | ADC10_A<br>(CH) | Comp_B<br>(CH) | I/Os | PACKAGE           |
| MSP430F5510 | 32             | 4 + 2                       | 5, 3, 3                | 7                      | 2                                     | 2                                   | 10 ext, 2 int   | 8              | 47   | 64 RGC,<br>80 ZQE |
| W3F430F3310 | 32             | 4+2                         | 5, 5, 5                | ,                      | 2 <sup>(6)</sup>                      | 2 <sup>(6)</sup>                    | 6 ext, 2 int    | 4              | 31   | 48 PT,<br>48 RGZ  |
| MSP430F5509 | 24             | 4 + 2                       | 5, 3, 3                | 7                      | 2                                     | 2                                   | 10 ext, 2 int   | 8              | 47   | 64 RGC,<br>80 ZQE |
| W3F430F3309 | 24             | 4+2                         | 5, 5, 5                | 7                      | 2 <sup>(6)</sup>                      | 2 <sup>(6)</sup>                    | 6 ext, 2 int    | 4              | 31   | 48 PT,<br>48 RGZ, |
| MSP430F5508 | 16             | 4 + 2                       | 5, 3, 3                | 7                      | 2                                     | 2                                   | 10 ext, 2 int   | 8              | 47   | 64 RGC,<br>80 ZQE |
| W3F430F3306 | 16             | 4+2                         | 5, 5, 5                | ,                      | 2 <sup>(6)</sup>                      | 2 <sup>(6)</sup>                    | 6 ext, 2 int    | 4              | 31   | 48 PT,<br>48 RGZ, |
| MSP430F5507 | 32             | 4 + 2                       | 5, 3, 3                | 7                      | 1                                     | 1                                   | 6 ext, 2 int    | -              | 31   | 48 RGZ            |
| MSP430F5506 | 24             | 4 + 2                       | 5, 3, 3                | 7                      | 1                                     | 1                                   | 6 ext, 2 int    | -              | 31   | 48 RGZ            |
| MSP430F5505 | 16             | 4 + 2                       | 5, 3, 3                | 7                      | 1                                     | 1                                   | 6 ext, 2 int    | -              | 31   | 48 RGZ            |
| MSP430F5504 | 8              | 4 + 2                       | 5, 3, 3                | 7                      | 1                                     | 1                                   | 6 ext, 2 int    | -              | 31   | 48 PT,<br>48 RGZ  |
| MSP430F5503 | 32             | 4 + 2                       | 5, 3, 3                | 7                      | 1                                     | 1                                   | -               | 4              | 31   | 48 RGZ            |
| MSP430F5502 | 24             | 4 + 2                       | 5, 3, 3                | 7                      | 1                                     | 1                                   | -               | 4              | 31   | 48 RGZ            |
| MSP430F5501 | 16             | 4 + 2                       | 5, 3, 3                | 7                      | 1                                     | 1                                   | -               | 4              | 31   | 48 RGZ            |
| MSP430F5500 | 8              | 4 + 2                       | 5, 3, 3                | 7                      | 1                                     | 1                                   | -               | 4              | 31   | 48 RGZ            |

<sup>(1)</sup> For the most current part, package, and ordering information for all available devices, see the Package Option Addendum in Section 8, or see the TI website at www.ti.com.

(6) Two USCIs are available; however, pinned out functions are limited to what the user configures on port 4 with the port mapping controller (see Section 6.9.2). It may not be possible to bring out all functions simultaneously.

<sup>(2)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at <a href="https://www.ti.com/packaging">www.ti.com/packaging</a>.

<sup>(3)</sup> The additional 2KB USB SRAM that is listed can be used as general-purpose SRAM when USB is not in use.

<sup>(4)</sup> Each number in the sequence represents an instantiation of Timer\_A with its associated number of capture/compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_A, the first instantiation having 3 and the second instantiation having 5 capture/compare registers and PWM output generators, respectively.

<sup>(5)</sup> Each number in the sequence represents an instantiation of Timer\_B with its associated number of capture/compare registers and PWM output generators available. For example, a number sequence of 3, 5 would represent two instantiations of Timer\_B, the first instantiation having 3 and the second instantiation having 5 capture/compare registers and PWM output generators, respectively.



#### 3.1 Related Products

For information about other devices in this family of products or related products, see the following links.

- **Products for TI Microcontrollers** TI's low-power and high-performance MCUs, with wired and wireless connectivity options, are optimized for a broad range of applications.
- Products for MSP430 Ultra-Low-Power Microcontrollers One platform. One ecosystem. Endless possibilities. Enabling the connected world with innovations in ultra-low-power microcontrollers with advanced peripherals for precise sensing and measurement.
- Companion Products for MSP430F5510 Review products that are frequently purchased or used in conjunction with this product.
- Reference Designs for MSP430F5510 TI Designs Reference Design Library is a robust reference design library that spans analog, embedded processor, and connectivity. Created by TI experts to help you jump start your system design, all TI Designs include schematic or block diagrams, BOMs, and design files to speed your time to market.



## 4 Terminal Configuration and Functions

## 4.1 Pin Diagrams

Figure 4-1 shows the pinout for the 64-pin RGC package of the MSP430F5510, MSP430F5509, and MSP430F5508 MCUs.



Figure 4-1. 64-Pin RGC Package (Top View) - F5510, F5509, F5508

Figure 4-2 shows the pinout for the 80-pin ZQE package of the MSP430F5510, MSP430F5509, and MSP430F5508 MCUs. See Section 4.2 for the pin assignments.



Figure 4-2. 80-Pin ZQE Package (Top View) - F5510, F5509, F5508



Figure 4-3 shows the pinout for 48-pin RGZ and PT packages of the MSP430F5510, MSP430F5509, and MSP430F5508 MCUs.



NOTE: TI recommends connection of the exposed thermal pad to V<sub>SS</sub>.

Figure 4-3. 48-Pin RGZ or PT Package (Top View) - F5510, F5509, F5508

Figure 4-4 shows the pinout for the 48-pin RGZ and PT packages of the MSP430F5507, MSP430F5506, MSP430F5505, and MSP430F5504 MCUs.



NOTE: TI recommends connection of the exposed thermal pad to  $V_{\mbox{\footnotesize SS}}.$ 

Figure 4-4. 48-Pin RGZ or PT Package (Top View) - F5507, F5506, F5505, F5504



Figure 4-5 shows the pinout for the 48-pin RGZ package of the MSP430F5503, MSP430F5502, MSP430F5501, and MSP430F5500 MCUs.



NOTE: TI recommends connection of the exposed thermal pad to V<sub>SS</sub>.

Figure 4-5. 48-Pin RGZ Package (Top View) - F5503, F5502, F5501, F5500



## 4.2 Signal Descriptions

Table 4-1 describes the signals for all device variants and package options.

Table 4-1. Terminal Functions

|                      |          |     | ıaı | )IE 4-1.           | . Terminal Functions                                                                                                                                                                                                       |  |  |  |  |
|----------------------|----------|-----|-----|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| TERI                 | MINAL    |     |     |                    |                                                                                                                                                                                                                            |  |  |  |  |
|                      |          | NO. |     | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                |  |  |  |  |
| NAME                 | NAME RGC |     | ZQE |                    | 223XII NOX                                                                                                                                                                                                                 |  |  |  |  |
| P6.4/CB4/A4          | 5        | N/A | C1  | I/O                | General-purpose digital I/O Comparator_B input CB4 (not available on PT and RGZ package devices) Analog input A4 – ADC (not available on PT and RGZ package devices)                                                       |  |  |  |  |
| P6.5/CB5/A5          | 6        | N/A | D2  | I/O                | General-purpose digital I/O Comparator_B input CB5 (not available on PT and RGZ package devices) Analog input A5 – ADC (not available on PT and RGZ package devices)                                                       |  |  |  |  |
| P6.6/CB6/A6          | 7        | N/A | D1  | I/O                | General-purpose digital I/O Comparator_B input CB6 (not available on PT and RGZ package devices) Analog input A6 – ADC (not available on PT and RGZ package devices)                                                       |  |  |  |  |
| P6.7/CB7/A7          | 8        | N/A | D3  | I/O                | General-purpose digital I/O Comparator_B input CB7 (not available on PT and RGZ package devices) Analog input A7 – ADC (not available on PT and RGZ package devices)                                                       |  |  |  |  |
| P5.0/A8/VeREF+       | 9        | 5   | E1  | I/O                | General-purpose digital I/O Analog input A8 – ADC (not available on F5503, F5502, F5501, F5500 devices) Input for an external reference voltage to the ADC (not available on F5503, F5502, F5501, F5500 devices)           |  |  |  |  |
| P5.1/A9/VeREF-       | 10       | 6   | E2  | I/O                | General-purpose digital I/O  Analog input A9 – ADC (not available on F5503, F5502, F5501, F5500 devices)  Negative terminal for an externally provided ADC reference (not available on F5503, F5502, F5501, F5500 devices) |  |  |  |  |
| AVCC1                | 11       | 7   | F2  |                    | Analog power supply                                                                                                                                                                                                        |  |  |  |  |
| P5.4/XIN             | 12       | 8   | F1  | I/O                | General-purpose digital I/O Input terminal for crystal oscillator XT1                                                                                                                                                      |  |  |  |  |
| P5.5/XOUT            | 13       | 9   | G1  | I/O                | General-purpose digital I/O Output terminal of crystal oscillator XT1                                                                                                                                                      |  |  |  |  |
| AVSS1                | 14       | 10  | G2  |                    | Analog ground supply                                                                                                                                                                                                       |  |  |  |  |
| DVCC1                | 15       | 11  | H1  |                    | Digital power supply                                                                                                                                                                                                       |  |  |  |  |
| DVSS1                | 16       | 12  | J1  |                    | Digital ground supply                                                                                                                                                                                                      |  |  |  |  |
| VCORE <sup>(2)</sup> | 17       | 13  | J2  |                    | Regulated core power supply output (internal use only, no external current loading)                                                                                                                                        |  |  |  |  |
| P1.0/TA0CLK/ACLK     | 18       | 14  | H2  | I/O                | General-purpose digital I/O with port interrupt TA0 clock signal TA0CLK input ACLK output (divided by 1, 2, 4, 8, 16, or 32)                                                                                               |  |  |  |  |
| P1.1/TA0.0           | 19       | 15  | H3  | I/O                | General-purpose digital I/O with port interrupt TA0 CCR0 capture: CCl0A input, compare: Out0 output BSL transmit output                                                                                                    |  |  |  |  |
| P1.2/TA0.1           | 20       | 16  | J3  | I/O                | General-purpose digital I/O with port interrupt TA0 CCR1 capture: CCI1A input, compare: Out1 output BSL receive input                                                                                                      |  |  |  |  |

<sup>(1)</sup> I = input, O = output, N/A = not available

<sup>(2)</sup> VCORE is for internal use only. No external current loading is possible. VCORE should only be connected to the recommended capacitor value, C<sub>VCORE</sub> (see Section 5.3).



## **Table 4-1. Terminal Functions (continued)**

| TERMINAL                         |     |                    |             |     |                                                                                                      |
|----------------------------------|-----|--------------------|-------------|-----|------------------------------------------------------------------------------------------------------|
| NO.                              |     | I/O <sup>(1)</sup> | DESCRIPTION |     |                                                                                                      |
| NAME                             | RGC | RGZ,<br>PT         | ZQE         |     | 3-201111 11011                                                                                       |
| P1.3/TA0.2                       | 21  | 17                 | G4          | I/O | General-purpose digital I/O with port interrupt TA0 CCR2 capture: CCl2A input, compare: Out2 output  |
| P1.4/TA0.3                       | 22  | 18                 | H4          | I/O | General-purpose digital I/O with port interrupt                                                      |
|                                  |     |                    |             |     | TA0 CCR3 capture: CCI3A input compare: Out3 output                                                   |
| P1.5/TA0.4                       | 23  | 19                 | J4          | I/O | General-purpose digital I/O with port interrupt  TA0 CCR4 capture: CCl4A input, compare: Out4 output |
| P1.6/TA1CLK/CBOUT                | 24  | 20                 | G5          | I/O | General-purpose digital I/O with port interrupt TA1 clock signal TA1CLK input                        |
| F1.0/TATCLNCBOOT                 | 24  | 20                 | G3          | 1/0 | Comparator_B output                                                                                  |
| P1.7/TA1.0                       | 25  | 21                 | H5          | I/O | General-purpose digital I/O with port interrupt TA1 CCR0 capture: CCl0A input, compare: Out0 output  |
| P2.0/TA1.1                       | 26  | 22                 | J5          | I/O | General-purpose digital I/O with port interrupt                                                      |
|                                  |     |                    |             |     | TA1 CCR1 capture: CCI1A input, compare: Out1 output                                                  |
| P2.1/TA1.2                       | 27  | N/A                | G6          | I/O | General-purpose digital I/O with port interrupt TA1 CCR2 capture: CCl2A input, compare: Out2 output  |
|                                  |     |                    |             |     | General-purpose digital I/O with port interrupt                                                      |
| P2.2/TA2CLK/SMCLK                | 28  | N/A                | J6          | I/O | TA2 clock signal TA2CLK input                                                                        |
|                                  |     |                    |             |     | SMCLK output                                                                                         |
| P2.3/TA2.0                       | 29  | N/A                | H6          | I/O | General-purpose digital I/O with port interrupt TA2 CCR0 capture: CCl0A input, compare: Out0 output  |
| P2.4/TA2.1                       | 30  | N/A                | J7          | I/O | General-purpose digital I/O with port interrupt                                                      |
| 1 2.4/1/12.1                     | 30  | IN/A               | 37          | 1/0 | TA2 CCR1 capture: CCl1A input, compare: Out1 output                                                  |
| P2.5/TA2.2                       | 31  | N/A                | J8          | I/O | General-purpose digital I/O with port interrupt TA2 CCR2 capture: CCl2A input, compare: Out2 output  |
|                                  |     |                    |             |     | General-purpose digital I/O with port interrupt                                                      |
| P2.6/RTCCLK/DMAE0                | 32  | N/A                | J9          | I/O | RTC clock output for calibration                                                                     |
|                                  |     |                    |             |     | DMA external trigger input                                                                           |
|                                  |     |                    |             |     | General-purpose digital I/O with port interrupt                                                      |
| P2.7/UCB0STE/UCA0CLK             | 33  | N/A                | H7          | I/O | Slave transmit enable – USCI_B0 SPI mode                                                             |
|                                  |     |                    |             |     | Clock signal input – USCI_A0 SPI slave mode                                                          |
|                                  |     |                    |             |     | Clock signal output – USCI_A0 SPI master mode                                                        |
| P3.0/UCB0SIMO/UCB0SDA            | 34  | N/A                | H8          | I/O | General-purpose digital I/O Slave in, master out – USCI_B0 SPI mode                                  |
| F3.0/0CB03INO/0CB03DA            | 34  | IN/A               | 110         | 1/0 | I <sup>2</sup> C data – USCI_B0 I <sup>2</sup> C mode                                                |
|                                  |     |                    |             |     | General-purpose digital I/O                                                                          |
| P3.1/UCB0SOMI/UCB0SCL            | 35  | N/A                | H9          | I/O | Slave out, master in – USCI_B0 SPI mode                                                              |
|                                  |     |                    |             |     | I <sup>2</sup> C clock – USCI_B0 I <sup>2</sup> C mode                                               |
|                                  |     |                    |             |     | General-purpose digital I/O                                                                          |
| P3.2/UCB0CLK/UCA0STE             | 36  | N/A                | G8          | I/O | Clock signal input – USCI_B0 SPI slave mode                                                          |
|                                  |     |                    |             |     | Clock signal output – USCI_B0 SPI master mode                                                        |
|                                  |     |                    |             |     | Slave transmit enable – USCI_A0 SPI mode                                                             |
| DO 0/1/10 A 0TVD // 10 A 00/2 10 | 07  | N1/A               | 00          | 1/0 | General-purpose digital I/O                                                                          |
| P3.3/UCA0TXD/UCA0SIMO            | 37  | N/A                | G9          | I/O | Transmit data – USCI_A0 UART mode                                                                    |
|                                  |     |                    |             |     | Slave in, master out – USCI_A0 SPI mode                                                              |



## **Table 4-1. Terminal Functions (continued)**

| TERMIN                         | AL  |                   |             |     |                                                                                                                                                                                                    |
|--------------------------------|-----|-------------------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.                            |     | VO <sup>(1)</sup> | DESCRIPTION |     |                                                                                                                                                                                                    |
| NAME                           | RGC | RGZ,<br>PT        | ZQE         | 1,0 | DESCRIPTION                                                                                                                                                                                        |
|                                |     |                   |             |     | General-purpose digital I/O                                                                                                                                                                        |
| P3.4/UCA0RXD/UCA0SOMI          | 38  | N/A               | G7          | I/O | Receive data – USCI_A0 UART mode                                                                                                                                                                   |
|                                |     |                   |             |     | Slave out, master in – USCI_A0 SPI mode                                                                                                                                                            |
|                                |     |                   |             |     | General-purpose digital I/O with reconfigurable port mapping secondary function                                                                                                                    |
| P4.0/PM_UCB1STE/<br>PM_UCA1CLK | 41  | 29                | E8          | I/O | Default mapping: Slave transmit enable – USCI_B1 SPI mode                                                                                                                                          |
| TW_OOKTOLK                     |     |                   |             |     | Default mapping: Clock signal input – USCI_A1 SPI slave mode                                                                                                                                       |
|                                |     |                   |             |     | Default mapping: Clock signal output – USCI_A1 SPI master mode                                                                                                                                     |
| P4.1/PM_UCB1SIMO/              | 40  | 20                | F-7         | 1/0 | General-purpose digital I/O with reconfigurable port mapping secondary function                                                                                                                    |
| PM_UCB1SDA                     | 42  | 30                | E7          | I/O | Default mapping: Slave in, master out – USCI_B1 SPI mode                                                                                                                                           |
|                                |     |                   |             |     | Default mapping: I <sup>2</sup> C data – USCI_B1 I <sup>2</sup> C mode                                                                                                                             |
| P4.2/PM_UCB1SOMI/              | 40  | 24                | Do          | 1/0 | General-purpose digital I/O with reconfigurable port mapping secondary function                                                                                                                    |
| PM_UCB1SCL                     | 43  | 31                | D9          | I/O | Default mapping: Slave out, master in – USCI_B1 SPI mode                                                                                                                                           |
|                                |     |                   |             |     | Default mapping: I <sup>2</sup> C clock – USCI_B1 I <sup>2</sup> C mode                                                                                                                            |
|                                |     |                   |             |     | General-purpose digital I/O with reconfigurable port mapping secondary function                                                                                                                    |
| P4.3/PM_UCB1CLK/<br>PM_UCA1STE | 44  | 32                | D8          | I/O | Default mapping: Clock signal input – USCI_B1 SPI slave mode                                                                                                                                       |
| T IM_GOTATOTE                  |     |                   |             |     | Default mapping: Clock signal output – USCI_B1 SPI master mode                                                                                                                                     |
|                                |     |                   |             |     | Default mapping: Slave transmit enable – USCI_A1 SPI mode                                                                                                                                          |
| DVSS2                          | 39  | 27                | F9          |     | Digital ground supply                                                                                                                                                                              |
| DVCC2                          | 40  | 28                | E9          |     | Digital power supply                                                                                                                                                                               |
| P4.4/PM_UCA1TXD/               | 45  | 22                | D7          | 1/0 | General-purpose digital I/O with reconfigurable port mapping secondary function                                                                                                                    |
| PM_UCA1SIMO                    | 45  | 33                | D7          | I/O | Default mapping: Transmit data – USCI_A1 UART mode                                                                                                                                                 |
|                                |     |                   |             |     | Default mapping: Slave in, master out – USCI_A1 SPI mode                                                                                                                                           |
| P4.5/PM_UCA1RXD/               | 46  | 24                | <u></u>     | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function                                                                                                                    |
| PM_UCA1SOMI                    | 46  | 34                | C9          |     | Default mapping: Receive data – USCI_A1 UART mode                                                                                                                                                  |
|                                |     |                   |             |     | Default mapping: Slave out, master in – USCI_A1 SPI mode                                                                                                                                           |
| P4.6/PM_NONE                   | 47  | 35                | C8          | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function                                                                                                                    |
|                                |     |                   |             |     | Default mapping: no secondary function                                                                                                                                                             |
| P4.7/PM_NONE                   | 48  | 36                | C7          | I/O | General-purpose digital I/O with reconfigurable port mapping secondary function                                                                                                                    |
|                                |     |                   |             |     | Default mapping: no secondary function                                                                                                                                                             |
| VSSU                           | 49  | 37                | B8,<br>B9   |     | USB PHY ground supply                                                                                                                                                                              |
| PU.0/DP                        | 50  | 38                | A9          | I/O | General-purpose digital I/O - controlled by USB control register                                                                                                                                   |
| . 3.0/51                       | 00  | 00                | , 10        | "," | USB data terminal DP                                                                                                                                                                               |
| PUR                            | 51  | 39                | В7          | I/O | USB pullup resistor pin (open drain). The voltage level at the PUR pin is used to invoke the default USB BSL. Recommended 1-M $\Omega$ resistor to ground. See Section 6.5.1 for more information. |
| PU.1/DM                        | 52  | 40                | A8          | I/O | General-purpose digital I/O - controlled by USB control register USB data terminal DM                                                                                                              |
| VBUS                           | 53  | 41                | A7          |     | USB LDO input (connect to USB power source)                                                                                                                                                        |
| VUSB                           | 54  | 42                | A6          |     | USB LDO output                                                                                                                                                                                     |



## **Table 4-1. Terminal Functions (continued)**

| TERMINAL          |     |            |              |                    |                                                                              |
|-------------------|-----|------------|--------------|--------------------|------------------------------------------------------------------------------|
|                   |     | NO.        |              | I/O <sup>(1)</sup> | DESCRIPTION                                                                  |
| NAME              | RGC | RGZ,<br>PT | ZQE          |                    | DESCRIPTION                                                                  |
| V18               | 55  | 43         | В6           |                    | USB regulated power (internal use only, no external current loading)         |
| AVSS2             | 56  | 44         | A5           |                    | Analog ground supply                                                         |
| P5.2/XT2IN        | 57  | 45         | B5           | I/O                | General-purpose digital I/O                                                  |
| F3.2/X12IIN       | 31  | 43         | БЭ           | 1/0                | Input terminal for crystal oscillator XT2                                    |
| P5.3/XT2OUT       | 58  | 46         | B4           | I/O                | General-purpose digital I/O                                                  |
| 1 0.0/X12001      | 30  | 70         | DŢ           | 1/0                | Output terminal of crystal oscillator XT2                                    |
| TEST/SBWTCK       | 59  | 47         | A4           | 1                  | Test mode pin – select digital I/O on JTAG pins                              |
| 1201/02111011     |     |            | , , ,        |                    | Spy-By-Wire input clock                                                      |
| PJ.0/TDO          | 60  | 23         | C5           | I/O                | General-purpose digital I/O                                                  |
|                   |     |            |              |                    | Test data output port                                                        |
|                   |     |            |              |                    | General-purpose digital I/O                                                  |
| PJ.1/TDI/TCLK     | 61  | 24         | C4           | I/O                | Test data input                                                              |
|                   |     |            |              |                    | Test clock input                                                             |
| PJ.2/TMS          | 62  | 25         | А3           | I/O                | General-purpose digital I/O                                                  |
|                   |     |            |              |                    | Test mode select                                                             |
| PJ.3/TCK          | 63  | 26         | В3           | I/O                | General-purpose digital I/O                                                  |
|                   |     |            |              |                    | Test clock                                                                   |
| DCT/NIMI/CDW/TDIO | 64  | 40         | A2           | I/O                | Reset input, active low <sup>(3)</sup>                                       |
| RST/NMI/SBWTDIO   | 64  | 48         |              |                    | Nonmaskable interrupt input                                                  |
|                   |     |            |              |                    | Spy-By-Wire data input/output  General-purpose digital I/O                   |
|                   |     |            |              |                    | Comparator_B input CB0 (not available on F5507, F5506, F5505, F5504          |
| P6.0/CB0/A0       | 1   | 1          | A1           | I/O                | devices)                                                                     |
|                   |     |            |              |                    | Analog input A0 – ADC (not available on F5503, F5502, F5501, F5500           |
|                   |     |            |              |                    | devices)                                                                     |
|                   |     |            |              |                    | General-purpose digital I/O                                                  |
| P6.1/CB1/A1       | 2   | 2          | B2           | I/O                | Comparator_B input CB1 (not available on F5507, F5506, F5505, F5504 devices) |
| 1 0.1/051//(1     | _   | _          | DZ           | 1/0                | Analog input A1 – ADC (not available on F5503, F5502, F5501, F5500           |
|                   |     |            |              |                    | devices)                                                                     |
|                   |     |            |              |                    | General-purpose digital I/O                                                  |
| D0 0/0D0/A0       |     |            | D.4          |                    | Comparator_B input CB2 (not available on F5507, F5506, F5505, F5504          |
| P6.2/CB2/A2       | 3   | 3          | B1           | I/O                | devices)                                                                     |
|                   |     |            |              |                    | Analog input A2 – ADC (not available on F5503, F5502, F5501, F5500 devices)  |
|                   |     |            |              |                    | General-purpose digital I/O                                                  |
|                   |     |            | _            |                    | Comparator_B input CB3 (not available on F5507, F5506, F5505, F5504          |
| P6.3/CB3/A3       | 4   | 4          | C2           | I/O                | devices)                                                                     |
|                   |     |            |              |                    | Analog input A3 – ADC (not available on F5503, F5502, F5501, F5500 devices)  |
| Reserved          | N/A | N/A        | (4)          |                    | Reserved. Connect to ground.                                                 |
|                   |     |            | <b>N</b> 1/4 |                    | Exposed QFN package pad (not available on PT package devices). TI            |
| QFN Pad           | Pad | Pad        | N/A          |                    | recommends connecting to V <sub>SS</sub> .                                   |

<sup>(3)</sup> When this pin is configured as reset, the internal pullup resistor is enabled by default.

MSP430F5504 MSP430F5503 MSP430F5502 MSP430F5501 MSP430F5500

<sup>(4)</sup> C6, D4, D5, D6, E3, E4, E5, E6, F3, F4, F5, F6, F7, F8, G3 are reserved and should be connected to ground.



www.ti.com



## 5 Specifications

All graphs in this section are for typical conditions, unless otherwise noted.

Typical (TYP) values are specified at  $V_{CC} = 3.3 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ , unless otherwise noted.

## 5.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                                        | MIN  | MAX                   | UNIT |
|------------------------------------------------------------------------|------|-----------------------|------|
| Voltage applied at V <sub>CC</sub> to V <sub>SS</sub>                  | -0.3 | 4.1                   | V    |
| Voltage applied to any pin (excluding VCORE, VBUS, V18) <sup>(2)</sup> | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| Diode current at any device pin                                        |      | ±2                    | mA   |
| Maximum junction temperature, T <sub>J</sub>                           |      | 95                    | °C   |
| Storage temperature, T <sub>stg</sub> <sup>(3)</sup>                   | -55  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages referenced to VSS. VCORE is for internal device use only. No external DC loading or voltage should be applied.

## 5.2 ESD Ratings

|        |                                            |                                                                                | VALUE | UNIT |
|--------|--------------------------------------------|--------------------------------------------------------------------------------|-------|------|
| .,     |                                            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±1000 |      |
| V(ESD) | V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±1000 V may actually have higher performance.

## 5.3 Recommended Operating Conditions

|                                           |                                                                                               |                        | MIN | NOM | MAX | UNIT |
|-------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------|-----|-----|-----|------|
|                                           |                                                                                               | PMMCOREVx = 0          | 1.8 |     | 3.6 |      |
| V                                         | Supply voltage during program execution and flash                                             | PMMCOREVx = 0, 1       | 2.0 |     | 3.6 | V    |
| V <sub>CC</sub>                           | programming(AV <sub>CC</sub> = DV <sub>CC</sub> ) <sup>(1)(2)</sup>                           | PMMCOREVx = 0, 1, 2    | 2.2 |     | 3.6 | V    |
|                                           |                                                                                               | PMMCOREVx = 0, 1, 2, 3 | 2.4 |     | 3.6 |      |
| V                                         |                                                                                               | PMMCOREVx = 0          | 1.8 |     | 3.6 |      |
|                                           | Supply voltage during USB operation, USB PLL disabled, USB_EN = 1, UPLLEN = 0                 | PMMCOREVx = 0, 1       | 2.0 |     | 3.6 | V    |
|                                           |                                                                                               | PMMCOREVx = 0, 1, 2    | 2.2 |     | 3.6 |      |
| $V_{CC,USB}$                              |                                                                                               | PMMCOREVx = 0, 1, 2, 3 | 2.4 |     | 3.6 |      |
|                                           | Supply voltage during USB operation, USB PLL enabled <sup>(3)</sup> ,                         | PMMCOREVx = 2          | 2.2 |     | 3.6 |      |
|                                           | USB_EN = 1, UPLLEN = 1                                                                        | PMMCOREVx = 2, 3       | 2.4 |     | 3.6 |      |
| V <sub>SS</sub>                           | Supply voltage (AV <sub>SS</sub> = DV <sub>SS1</sub> = DV <sub>SS2</sub> = DV <sub>SS</sub> ) |                        |     | 0   |     | V    |
| T <sub>A</sub>                            | Operating free-air temperature                                                                | I version              | -40 |     | 85  | °C   |
| TJ                                        | Operating junction temperature                                                                | I version              | -40 |     | 85  | °C   |
| C <sub>VCORE</sub>                        | Capacitor at VCORE (4)                                                                        |                        |     | 470 |     | nF   |
| C <sub>DVCC</sub> /<br>C <sub>VCORE</sub> | Capacitor ratio of DVCC to VCORE                                                              |                        | 10  |     |     |      |

<sup>(1)</sup> TI recommends powering AVCC and DVCC from the same source. A maximum difference of 0.3 V between AVCC and DVCC can be tolerated during power up and operation.

<sup>(3)</sup> Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

<sup>(2)</sup> JEDEC document JÉP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±250 V may actually have higher performance.

<sup>(2)</sup> The minimum supply voltage is defined by the supervisor SVS levels when it is enabled. See the Section 5.22 threshold parameters for the exact values and further details.

<sup>3)</sup> USB operation with USB PLL enabled requires PMMCOREVx ≥ 2 for proper operation.

<sup>(4)</sup> A capacitor tolerance of ±20% or better is required.

## **Recommended Operating Conditions (continued)**

|                         |                                                                              |                                                                                              | MIN | NOM | MAX          | UNIT   |
|-------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----|-----|--------------|--------|
|                         |                                                                              | PMMCOREVx = 0,<br>$1.8 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}$<br>(default condition) | 0   |     | 8.0          |        |
| f <sub>SYSTEM</sub>     | Processor frequency (maximum MCLK frequency) <sup>(5)</sup> (see Figure 5-1) | PMMCOREVx = 1,<br>2.0 V $\leq$ V <sub>CC</sub> $\leq$ 3.6 V                                  | 0   |     | 12.0<br>20.0 | MHz    |
| GIGILIM                 |                                                                              | PMMCOREVx = 2,<br>2.2 V $\leq$ V <sub>CC</sub> $\leq$ 3.6 V                                  | 0   |     |              |        |
|                         |                                                                              | PMMCOREVx = 3,<br>2.4 $V \le V_{CC} \le 3.6 V$                                               | 0   |     | 25.0         |        |
| f <sub>SYSTEM_USB</sub> | Minimum processor frequency for USB operation                                | 1.5                                                                                          |     |     | MHz          |        |
| USB_wait                | Wait state cycles during USB operation                                       | <u> </u>                                                                                     |     | 16  |              | cycles |

<sup>(5)</sup> Modules may have a different maximum input clock specification. See the specification of the respective module in this data sheet.



NOTE: The numbers within the fields denote the supported PMMCOREVx settings.

Figure 5-1. Maximum System Frequency



#### Active Mode Supply Current Into V<sub>CC</sub> Excluding External Current 5.4

over recommended operating free-air temperature (unless otherwise noted)(1) (2) (3)

|                         |                     |                 |                   | FREQUENCY ( $f_{DCO} = f_{MCLK} = f_{SMCLK}$ ) |             |      |      |      |      |      |      |      |     |      |
|-------------------------|---------------------|-----------------|-------------------|------------------------------------------------|-------------|------|------|------|------|------|------|------|-----|------|
| PARAMETER               | EXECUTION<br>MEMORY | V <sub>CC</sub> | <b>PMMCOREV</b> x | 1 N                                            | lHz         | 8 N  | lHz  | 12 I | MHz  | 20 [ | MHz  | 25 [ | ИНz | UNIT |
|                         |                     |                 |                   | TYP                                            | MAX         | TYP  | MAX  | TYP  | MAX  | TYP  | MAX  | TYP  | MAX |      |
|                         |                     |                 | 0                 | 0.25                                           | 0.27        | 1.55 | 1.68 |      |      |      |      |      |     |      |
|                         | Flack               | 2.1/            | 1                 | 0.28                                           |             | 1.74 |      | 2.58 | 2.78 |      |      |      |     | A    |
| I <sub>AM</sub> , Flash | Flash               | 3 V             | 2                 | 0.30                                           | 0 1.91 2.84 |      | 4.68 | 5.06 |      |      | mA   |      |     |      |
|                         |                     |                 | 3                 | 0.32                                           |             | 2.09 |      | 3.10 |      | 5.13 |      | 6.0  | 6.5 |      |
|                         |                     |                 | 0                 | 0.17                                           | 0.19        | 0.91 | 1.00 |      |      |      |      |      |     |      |
|                         | DAM                 | 0.14            | 1                 | 0.19                                           |             | 1.03 |      | 1.54 | 1.67 |      |      |      |     | ^    |
| I <sub>AM, RAM</sub>    | RAM 3               | RAM 3 V         | 2                 | 0.20                                           |             | 1.16 |      | 1.73 |      | 2.84 | 3.11 |      |     | mA   |
|                         |                     |                 | 3                 | 0.21                                           |             | 1.24 |      | 1.87 |      | 3.1  |      | 3.9  | 4.3 |      |

All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current. The currents are characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5 pF.

Characterized with program executing typical data processing. USB disabled (VUSBEN = 0, SLDOEN = 0).

 $f_{ACLK} = 32786$  Hz,  $f_{DCO} = f_{MCLK} = f_{SMCLK}$  at specified frequency. XTS = CPUOFF = SCG0 = SCG1 = OSCOFF = SMCLKOFF = 0.



## 5.5 Low-Power Mode Supply Currents (Into V<sub>CC</sub>) Excluding External Current

|                         |                                        |                 |           |      |     | TE   | MPERA | TURE (T | A)  |      |      |      |
|-------------------------|----------------------------------------|-----------------|-----------|------|-----|------|-------|---------|-----|------|------|------|
|                         | PARAMETER                              | V <sub>CC</sub> | PMMCOREVx | -40  | )°C | 25   | °C    | 60      | °C  | 85   | Č    | UNIT |
|                         |                                        |                 |           | TYP  | MAX | TYP  | MAX   | TYP     | MAX | TYP  | MAX  |      |
|                         | Low-power mode 0 <sup>(3)(4)</sup>     | 2.2 V           | 0         | 73   |     | 77   | 85    | 80      |     | 85   | 97   | μA   |
| I <sub>LPM0,1MHz</sub>  | Low-power mode o                       | 3 V             | 3         | 79   |     | 83   | 92    | 88      |     | 95   | 105  | μΑ   |
| l                       | Low-power mode 2 <sup>(5)(4)</sup>     | 2.2 V           | 0         | 6.5  |     | 6.5  | 8     | 7.5     |     | 8    | 11   | μA   |
| I <sub>LPM2</sub>       | Low-power mode 2 VVV                   | 3 V             | 3         | 7.0  |     | 7.0  | 9     | 7.9     |     | 8.9  | 13   | μΛ   |
|                         |                                        |                 | 0         | 1.60 |     | 1.90 |       | 2.6     |     | 3.4  |      |      |
|                         |                                        | 2.2 V           | 1         | 1.65 |     | 2.00 |       | 2.7     |     | 3.6  |      |      |
|                         | Low-power mode 3, crystal mode (6) (4) |                 | 2         | 1.75 |     | 2.15 |       | 2.9     |     | 3.8  |      |      |
| I <sub>LPM3,XT1LF</sub> |                                        | 3 V             | 0         | 1.8  |     | 2.1  | 2.6   | 2.8     |     | 3.6  | 6.0  | μA   |
|                         |                                        |                 | 1         | 1.9  |     | 2.3  |       | 2.9     |     | 3.8  |      |      |
|                         |                                        |                 | 2         | 2.0  |     | 2.4  |       | 3.0     |     | 4.0  |      |      |
|                         |                                        |                 | 3         | 2.0  |     | 2.5  | 3.0   | 3.1     |     | 4.0  | 6.5  |      |
|                         |                                        |                 | 0         | 1.1  |     | 1.3  | 1.8   | 1.9     |     | 2.7  | 5.0  |      |
| l                       | Low-power mode 3,                      | 3 V             | 1         | 1.1  |     | 1.4  |       | 2.0     |     | 2.8  |      |      |
| I <sub>LPM3,VLO</sub>   | VLO mode <sup>(7)(4)</sup>             | 3 V             | 2         | 1.2  |     | 1.5  |       | 2.1     |     | 2.9  |      | μA   |
|                         |                                        |                 | 3         | 1.3  |     | 1.5  | 2.0   | 2.2     |     | 3.0  | 5.5  |      |
|                         |                                        |                 | 0         | 0.9  |     | 1.1  | 1.5   | 1.8     |     | 2.5  | 4.8  |      |
| l                       | Low-power mode 4 <sup>(8)(4)</sup>     | 3 V             | 1         | 1.1  |     | 1.2  |       | 2.0     |     | 2.6  |      |      |
| I <sub>LPM4</sub>       | Low-power mode 4 * * * *               | 3 V             | 2         | 1.2  |     | 1.2  |       | 2.1     |     | 2.7  |      | μA   |
|                         |                                        |                 | 3         | 1.3  |     | 1.3  | 1.6   | 2.2     |     | 2.8  | 5.0  |      |
| I <sub>LPM4.5</sub>     | Low-power mode 4.5 <sup>(9)</sup>      | 3 V             |           | 0.15 |     | 0.18 | 0.35  | 0.26    |     | 0.45 | 0.80 | μΑ   |

- (1) All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current.
- (2) The currents are characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5 pF.
- (3) Current for watchdog timer clocked by SMCLK included. ACLK = low-frequency crystal operation (XTS = 0, XT1DRIVEx = 0). CPUOFF = 1, SCG0 = 0, SCG1 = 0, OSCOFF = 0 (LPM0), f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = 0 MHz, f<sub>SMCLK</sub> = f<sub>DCO</sub> = 1 MHz USB disabled (VUSBEN = 0, SLDOEN = 0).
- (4) Current for brownout, high-side supervisor (SVS<sub>H</sub>) normal mode included. Low-side supervisor (SVS<sub>L</sub>) and low-side monitor (SVM<sub>L</sub>) disabled. High-side monitor (SVM<sub>H</sub>) disabled. RAM retention enabled.
- (5) Current for watchdog timer and RTC clocked by ACLK included. ACLK = low-frequency crystal operation (XTS = 0, XT1DRIVEx = 0). CPUOFF = 1, SCG0 = 0, SCG1 = 1, OSCOFF = 0 (LPM2), f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = 0 MHz, f<sub>SMCLK</sub> = f<sub>DCO</sub> = 0 MHz, DCO setting = 1 MHz operation, DCO bias generator enabled. USB disabled (VUSBEN = 0, SLDOEN = 0)
- (6) Current for watchdog timer and RTC clocked by ACLK included. ACLK = low-frequency crystal operation (XTS = 0, XT1DRIVEx = 0). CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 0 (LPM3), f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = f<sub>SMCLK</sub> = f<sub>DCO</sub> = 0 MHz USB disabled (VUSBEN = 0, SLDOEN = 0)
- (7) Current for watchdog timer and RTC clocked by ACLK included. ACLK = VLO. CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 0 (LPM3), f<sub>ACLK</sub> = f<sub>VLO</sub>, f<sub>MCLK</sub> = f<sub>SMCLK</sub> = f<sub>DCO</sub> = 0 MHz USB disabled (VUSBEN = 0, SLDOEN = 0)
- (8) CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 1 (LPM4),  $f_{DCO} = f_{ACLK} = f_{MCLK} = 0$  MHz USB disabled (VUSBEN = 0, SLDOEN = 0)
- (9) Internal regulator disabled. No data retention. CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 1, PMMREGOFF = 1 (LPM4.5), f<sub>DCO</sub> = f<sub>ACLK</sub> = f<sub>MCLK</sub> = f<sub>SMCLK</sub> = 0 MHz



### 5.6 Thermal Resistance Characteristics

|                              |                                                                  |            | VALUE <sup>(1)</sup> | UNIT  |
|------------------------------|------------------------------------------------------------------|------------|----------------------|-------|
|                              |                                                                  | VQFN (RGC) | 30                   |       |
|                              | lungtion to problem the consultation of the circle               | VQFN (RGZ) | 28.6                 | 0000  |
| $\theta_{JA}$                | Junction-to-ambient thermal resistance, still air <sup>(2)</sup> | LQFP (PT)  | 62.8                 | °C/W  |
|                              |                                                                  | BGA (ZQE)  | 55.5                 |       |
|                              |                                                                  | VQFN (RGC) | 15.6                 |       |
| $\theta$ JC(TOP)             | Junction-to-case (top) thermal resistance (3)                    | VQFN (RGZ) | 14.4                 | 0000  |
|                              | Junction-to-case (top) thermal resistance                        | LQFP (PT)  | 18.2                 | °C/W  |
|                              |                                                                  | BGA (ZQE)  | 21.2                 |       |
|                              |                                                                  | VQFN(RGC)  | 1.6                  |       |
| 0                            | (4)                                                              | VQFN (RGZ) | 1.6                  | 20044 |
| $\theta_{\text{JC(BOTTOM)}}$ | Junction-to-case (bottom) thermal resistance (4)                 | LQFP (PT)  | N/A                  | °C/W  |
|                              |                                                                  | BGA (ZQE)  | N/A                  |       |
|                              |                                                                  | VQFN (RGC) | 8.9                  |       |
| 0                            | lungtion to bound the annual analysis (5)                        | VQFN (RGZ) | 5.5                  | 0000  |
| $\theta_{JB}$                | Junction-to-board thermal resistance (5)                         | LQFP (PT)  | 28.3                 | °C/W  |
|                              |                                                                  | BGA (ZQE)  | 19.3                 |       |

N/A = not applicable

<sup>(2)</sup> The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

<sup>(3)</sup> The junction-to-case(top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

<sup>(4)</sup> The junction-to-case(bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

<sup>(5)</sup> The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.



#### Schmitt-Trigger Inputs – General-Purpose I/O (1) 5.7 (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.4, P4.0 to P4.7) (P5.0 to P5.5, P6.0 to P6.7, PJ.0 to PJ.3, RST/NMI)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                       | TEST CONDITIONS                                                  | V <sub>cc</sub> | MIN  | TYP | MAX  | UNIT |
|-------------------|-----------------------------------------------------------------|------------------------------------------------------------------|-----------------|------|-----|------|------|
| V                 | Positive going input threshold voltage                          |                                                                  | 1.8 V           | 0.80 |     | 1.40 | V    |
| V <sub>IT+</sub>  | Positive-going input threshold voltage                          |                                                                  | 3 V             | 1.50 |     | 2.10 | V    |
| \ <u>\</u>        | Negative-going input threshold voltage                          |                                                                  | 1.8 V           | 0.45 |     | 1.00 | V    |
| $V_{IT-}$         | Negative-going input tilleshold voltage                         |                                                                  | 3 V             | 0.75 |     | 1.65 | V    |
| \ <u>\</u>        | Input voltage bysteresis (// // )                               |                                                                  | 1.8 V           | 0.3  |     | 0.85 | V    |
| V <sub>hys</sub>  | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                                  | 3 V             | 0.4  |     | 1.0  | V    |
| R <sub>Pull</sub> | Pullup or pulldown resistor <sup>(2)</sup>                      | For pullup: $V_{IN} = V_{SS}$<br>For pulldown: $V_{IN} = V_{CC}$ |                 | 20   | 35  | 50   | kΩ   |
| $C_{l}$           | Input capacitance                                               | $V_{IN} = V_{SS}$ or $V_{CC}$                                    |                 |      | 5   |      | pF   |

Same parametrics  $\underline{apply}$  to clock input pin when crystal bypass mode is used on XT1 (XIN) or XT2 (XT2IN). Also applies to the  $\overline{RST}$  pin when its pullup or pullup resistor is enabled.

## Inputs – Ports P1 and P2<sup>(1)</sup> (P1.0 to P1.7, P2.0 to P2.7)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                                                   | TEST CONDITIONS                                                                  | V <sub>cc</sub> | MIN | MAX | UNIT |
|-------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------|-----|-----|------|
| t <sub>(int)</sub> External interrupt timing <sup>(2)</sup> | Port P1, P2: P1.x to P2.x, External trigger pulse duration to set interrupt flag | 2.2 V, 3 V      | 20  |     | ns   |

Some devices may contain additional ports with interrupts. See the block diagram and terminal function descriptions.

#### Leakage Current - General-Purpose I/O 5.9 (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.4, P4.0 to P4.7) (P5.0 to P5.5, P6.0 to P6.7, PJ.0 to PJ.3, RST/NMI)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                      | TEST CONDITIONS | V <sub>CC</sub> | MIN MAX | UNIT |
|-----------------|--------------------------------|-----------------|-----------------|---------|------|
| $I_{lkg(Px.y)}$ | High-impedance leakage current | (1) (2)         | 1.8 V, 3 V      | ±50     | nA   |

The leakage current is measured with V<sub>SS</sub> or V<sub>CC</sub> applied to the corresponding pins, unless otherwise noted.

## 5.10 Outputs – General-Purpose I/O (Full Drive Strength) (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.4, P4.0 to P4.7, P5.0 to P5.5, P6.0 to P6.7, PJ.0 to PJ.3)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                  | TEST CONDITIONS                             | V <sub>CC</sub> | MIN                    | MAX                    | UNIT |
|-----------------|----------------------------|---------------------------------------------|-----------------|------------------------|------------------------|------|
|                 |                            | $I_{(OHmax)} = -3 \text{ mA}^{(1)}$         | 1.8 V           | V <sub>CC</sub> - 0.25 | $V_{CC}$               |      |
| \/              | High lovel output voltage  | $I_{(OHmax)} = -10 \text{ mA}^{(2)}$        | 1.6 V           | V <sub>CC</sub> - 0.60 | $V_{CC}$               | V    |
| V <sub>OH</sub> |                            | $I_{(OHmax)} = -5 \text{ mA}^{(1)}$         | 2.1/            | V <sub>CC</sub> - 0.25 | $V_{CC}$               | V    |
|                 |                            | $I_{(OHmax)} = -15 \text{ mA}^{(2)}$        | 3 V             | V <sub>CC</sub> - 0.60 | $V_{CC}$               |      |
|                 |                            | $I_{(OLmax)} = 3 \text{ mA}^{(1)}$          | 4.0.1/          | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 |      |
| .,              | Laur laurel autout valtage | I <sub>(OLmax)</sub> = 10 mA <sup>(2)</sup> | 1.8 V           | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 | .,   |
| V <sub>OL</sub> |                            | $I_{(OLmax)} = 5 \text{ mA}^{(1)}$          |                 | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 | V    |
|                 |                            | I <sub>(OLmax)</sub> = 15 mA <sup>(2)</sup> | 3 V             | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 |      |

The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop (1)specified.

Submit Documentation Feedback

An external signal sets the interrupt flag every time the minimum interrupt pulse duration t<sub>(int)</sub> is met. It may be set by trigger signals shorter than t<sub>(int)</sub>.

The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup or pulldown resistor is disabled.

The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±100 mA to hold the maximum voltage drop specified.



# 5.11 Outputs – General-Purpose I/O (Reduced Drive Strength) (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.4, P4.0 to P4.7, P5.0 to P5.5, P6.0 to P6.7, PJ.0 to PJ.3)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)

|                 | PARAMETER                  | TEST CONDITIONS                            | V <sub>CC</sub> | MIN                    | MAX                    | UNIT |
|-----------------|----------------------------|--------------------------------------------|-----------------|------------------------|------------------------|------|
|                 |                            | $I_{(OHmax)} = -1 \text{ mA}^{(2)}$        | 1.8 V           | V <sub>CC</sub> - 0.25 | $V_{CC}$               |      |
| \/              | High-level output voltage  | $I_{(OHmax)} = -3 \text{ mA}^{(3)}$        | 1.0 V           | V <sub>CC</sub> - 0.60 | $V_{CC}$               | V    |
| V <sub>OH</sub> | nigii-ievei output voitage | $I_{(OHmax)} = -2 \text{ mA}^{(2)}$        | 3 V             | V <sub>CC</sub> - 0.25 | $V_{CC}$               | V    |
|                 |                            | $I_{(OHmax)} = -6 \text{ mA}^{(3)}$        | 3 V             | V <sub>CC</sub> - 0.60 | $V_{CC}$               |      |
|                 |                            | I <sub>(OLmax)</sub> = 1 mA <sup>(2)</sup> | 4.0.1/          | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 |      |
| .,              |                            | $I_{(OLmax)} = 3 \text{ mA}^{(3)}$         | 1.8 V           | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 | .,   |
| V <sub>OL</sub> |                            | $I_{(Ol  max)} = 2  \text{mA}^{(2)}$       | 3 V             | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 | V    |
|                 |                            | $I_{(OLmax)} = 6 \text{ mA}^{(3)}$         | 3 V             | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 |      |

Selecting reduced drive strength may reduce EMI.

# 5.12 Output Frequency – General-Purpose I/O (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.4, P4.0 to P4.7, P5.0 to P5.5, P6.0 to P6.7, PJ.0 to PJ.3)

|                   | PARAMETER               | TEST CONDITIONS                               |                                                    | MIN | MAX | UNIT  |
|-------------------|-------------------------|-----------------------------------------------|----------------------------------------------------|-----|-----|-------|
| 4                 | Port output frequency   |                                               | $^{(1)(2)}V_{CC} = 1.8 \text{ V}$<br>PMMCOREVx = 0 |     | 16  | MHz   |
| t <sub>Px.y</sub> | (with load)             |                                               | V <sub>CC</sub> = 3 V<br>PMMCOREVx = 3             |     | 25  | IVITZ |
| 4                 | Clock output from upper | ACLK<br>SMCLK                                 | V <sub>CC</sub> = 1.8 V<br>PMMCOREVx = 0           |     | 16  | MHz   |
| †Port_CLK         | Clock output frequency  | MCLK<br>C <sub>L</sub> = 20 pF <sup>(2)</sup> | V <sub>CC</sub> = 3 V<br>PMMCOREVx = 3             |     | 25  | IVITZ |

<sup>(1)</sup> A resistive divider with 2 x R1 between  $V_{CC}$  and  $V_{SS}$  is used as load. The output is connected to the center tap of the divider. For full drive strength, R1 = 550  $\Omega$ . For reduced drive strength, R1 = 1.6 k $\Omega$ .  $C_L$  = 20 pF is connected to the output to  $V_{SS}$ .

<sup>(2)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined, should not exceed ±48 mA to hold the maximum voltage drop specified.

<sup>(3)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined, should not exceed ±100 mA to hold the maximum voltage drop specified.

<sup>(2)</sup> The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency.

## 5.13 Typical Characteristics – Outputs, Reduced Drive Strength (PxDS.y = 0)





## 5.14 Typical Characteristics – Outputs, Full Drive Strength (PxDS.y = 1)





## 5.15 Crystal Oscillator, XT1, Low-Frequency Mode<sup>(1)</sup>

|                        | PARAMETER                                                                                  | TEST CONDITIONS                                                                                                                                                                         | V <sub>cc</sub>                                             | MIN | TYP    | MAX   | UNIT |
|------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----|--------|-------|------|
|                        |                                                                                            | $f_{OSC}$ = 32768 Hz, XTS = 0,<br>XT1BYPASS = 0, XT1DRIVEx = 1,<br>$T_A$ = 25°C                                                                                                         |                                                             |     | 0.075  |       |      |
| $\Delta I_{DVCC.LF}$   | Differential XT1 oscillator crystal current consumption from lowest drive setting, LF mode | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz, XTS} = 0, \\ &\text{XT1BYPASS} = 0, \text{XT1DRIVEx} = 2, \\ &T_A = 25^{\circ}\text{C} \end{aligned} $                                    | 3 V                                                         |     | 0.170  |       | μΑ   |
|                        |                                                                                            | $\begin{aligned} &f_{OSC} = 32768 \text{ Hz, XTS} = 0,\\ &\text{XT1BYPASS} = 0, \text{XT1DRIVEx} = 3,\\ &T_A = 25^{\circ}\text{C} \end{aligned}$                                        |                                                             |     | 0.290  |       |      |
| f <sub>XT1,LF0</sub>   | XT1 oscillator crystal frequency, LF mode                                                  | XTS = 0, XT1BYPASS = 0                                                                                                                                                                  |                                                             |     | 32768  |       | Hz   |
| f <sub>XT1,LF,SW</sub> | XT1 oscillator logic-level square-<br>wave input frequency, LF mode                        | XTS = 0, XT1BYPASS = 1 <sup>(2)</sup> (3)                                                                                                                                               |                                                             | 10  | 32.768 | 50    | kHz  |
| OA <sub>LF</sub>       | Oscillation allowance for                                                                  | $ \begin{array}{l} XTS = 0, \\ XT1BYPASS = 0,  XT1DRIVEx = 0, \\ f_{XT1,LF} = 32768  Hz,  C_{L,eff} = 6  pF \end{array} $                                                               |                                                             |     | 210    |       | kΩ   |
| OALF                   | LF crystals <sup>(4)</sup>                                                                 | $ \begin{array}{l} XTS = 0, \\ XT1BYPASS = 0,  XT1DRIVEx = 1, \\ f_{XT1,LF} = 32768 \; Hz,  C_{L,eff} = 12 \; pF \end{array} $                                                          |                                                             |     | 300    |       | K12  |
|                        |                                                                                            | $XTS = 0$ , $XCAPx = 0^{(6)}$                                                                                                                                                           |                                                             |     | 1      |       |      |
| C. "                   | Integrated effective load                                                                  | XTS = 0, $XCAPx = 1$                                                                                                                                                                    |                                                             |     | 5.5    |       | pF   |
| $C_{L,eff}$            | capacitance, LF mode <sup>(5)</sup>                                                        | XTS = 0, $XCAPx = 2$                                                                                                                                                                    |                                                             |     | 8.5    |       | ρı   |
|                        |                                                                                            | XTS = 0, $XCAPx = 3$                                                                                                                                                                    |                                                             |     | 12.0   |       |      |
|                        | Duty cycle, LF mode                                                                        | XTS = 0, Measured at ACLK,<br>$f_{XT1,LF} = 32768 \text{ Hz}$                                                                                                                           |                                                             | 30% |        | 70%   |      |
| f <sub>Fault,LF</sub>  | Oscillator fault frequency,<br>LF mode <sup>(7)</sup>                                      | $XTS = 0^{(8)}$                                                                                                                                                                         |                                                             | 10  |        | 10000 | Hz   |
| <b>.</b>               | Start-up time, LF mode                                                                     | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz, XTS} = 0, \\ &\text{XT1BYPASS} = 0, \text{ XT1DRIVEx} = 0, \\ &T_A = 25^{\circ}\text{C, C}_{L,eff} = 6 \text{ pF} \end{aligned} $         | - 3 V                                                       |     | 1000   |       | me   |
| t <sub>START,LF</sub>  | Statt-up time, LF mode                                                                     | $ \begin{aligned} &f_{OSC} = 32768 \text{ Hz, XTS} = 0, \\ &\text{XT1BYPASS} = 0, \text{ XT1DRIVEx} = 3, \\ &T_A = 25^{\circ}\text{C, C}_{L,\text{eff}} = 12 \text{ pF} \end{aligned} $ | SC = 32768 Hz, XTS = 0,<br>F1BYPASS = 0, XT1DRIVEx = 3, 500 |     | ms     |       |      |

- (1) To improve EMI on the XT1 oscillator, the following guidelines should be observed.
  - Keep the trace between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - Use assembly materials and processes that avoid any parasitic load on the oscillator XIN and XOUT pins.
  - If conformal coating is used, make sure that it does not induce capacitive or resistive leakage between the oscillator pins.
- (2) When XT1BYPASS is set, XT1 circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this datasheet.
- (3) Maximum frequency of operation of the entire device cannot be exceeded.
- (4) Oscillation allowance is based on a safety factor of 5 for recommended crystals. The oscillation allowance is a function of the XT1DRIVEx settings and the effective load. In general, comparable oscillator allowance can be achieved based on the following guidelines, but should be evaluated based on the actual crystal selected for the application:

  - For XT1DRIVEx = 0,  $C_{L,eff} \le 6$  pF For XT1DRIVEx = 1, 6 pF  $\le C_{L,eff} \le 9$  pF
  - For XT1DRIVEx = 2, 6 pF  $\leq$  C<sub>L,eff</sub>  $\leq$  10 pF For XT1DRIVEx = 3, C<sub>L,eff</sub>  $\geq$  6 pF
- (5) Includes parasitic bond and package capacitance (approximately 2 pF per pin). Because the PCB adds additional capacitance, verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- Requires external capacitors at both terminals. Values are specified by crystal manufacturers.
- Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies between the MIN and MAX specifications might set the flag.
- Measured with logic-level input frequency but also applies to operation with crystals.



## 5.16 Crystal Oscillator, XT2

|                        | PARAMETER                                                           | TEST CONDITIONS                                                                                                                                                                      | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
|                        |                                                                     | f <sub>OSC</sub> = 4 MHz, XT2OFF = 0,<br>XT2BYPASS = 0, XT2DRIVEx = 0, T <sub>A</sub> = 25°C                                                                                         |                 |     | 200 |     |      |
|                        | XT2 oscillator crystal current                                      | $f_{OSC}$ = 12 MHz, XT2OFF = 0,<br>XT2BYPASS = 0, XT2DRIVEx = 1, $T_A$ = 25°C                                                                                                        | 3 V             |     | 260 |     | μA   |
| I <sub>DVCC.XT2</sub>  | consumption                                                         | $f_{OSC}$ = 20 MHz, XT2OFF = 0,<br>XT2BYPASS = 0, XT2DRIVEx = 2, $T_A$ = 25°C                                                                                                        | 3 V             |     | 325 |     | μА   |
|                        |                                                                     | f <sub>OSC</sub> = 32 MHz, XT2OFF = 0,<br>XT2BYPASS = 0, XT2DRIVEx = 3, T <sub>A</sub> = 25°C                                                                                        |                 |     | 450 |     |      |
| f <sub>XT2,HF0</sub>   | XT2 oscillator crystal frequency, mode 0                            | XT2DRIVEx = 0, XT2BYPASS = 0 <sup>(3)</sup>                                                                                                                                          |                 | 4   |     | 8   | MHz  |
| f <sub>XT2,HF1</sub>   | XT2 oscillator crystal frequency, mode 1                            | XT2DRIVEx = 1, XT2BYPASS = 0 <sup>(3)</sup>                                                                                                                                          |                 | 8   |     | 16  | MHz  |
| f <sub>XT2,HF2</sub>   | XT2 oscillator crystal frequency, mode 2                            | XT2DRIVEx = 2, XT2BYPASS = 0 <sup>(3)</sup>                                                                                                                                          |                 | 16  |     | 24  | MHz  |
| f <sub>XT2,HF3</sub>   | XT2 oscillator crystal frequency, mode 3                            | XT2DRIVEx = 3, XT2BYPASS = 0 <sup>(3)</sup>                                                                                                                                          |                 | 24  |     | 32  | MHz  |
| f <sub>XT2,HF,SW</sub> | XT2 oscillator logic-level square-wave input frequency, bypass mode | XT2BYPASS = 1 <sup>(4)</sup> (3)                                                                                                                                                     |                 | 0.7 |     | 32  | MHz  |
|                        |                                                                     | $XT2DRIVEx = 0$ , $XT2BYPASS = 0$ , $f_{XT2,HF0} = 6$ MHz, $C_{L,eff} = 15$ pF                                                                                                       |                 |     | 450 |     |      |
| 04                     | Oscillation allowance for                                           | $XT2DRIVEx = 1$ , $XT2BYPASS = 0$ , $f_{XT2,HF1} = 12$ MHz, $C_{L,eff} = 15$ pF                                                                                                      |                 |     | 320 |     | Ω    |
| OA <sub>HF</sub>       | HF crystals <sup>(5)</sup>                                          | $XT2DRIVEx = 2$ , $XT2BYPASS = 0$ , $f_{XT2,HF2} = 20$ MHz, $C_{L,eff} = 15$ pF                                                                                                      |                 |     | 200 |     | 12   |
|                        |                                                                     | $XT2DRIVEx = 3$ , $XT2BYPASS = 0$ , $f_{XT2,HF3} = 32$ MHz, $C_{L,eff} = 15$ pF                                                                                                      |                 |     | 200 |     |      |
|                        | Start-up time                                                       | $ \begin{aligned} f_{OSC} &= 6 \text{ MHz}, \\ \text{XT2BYPASS} &= 0, \text{XT2DRIVEx} = 0, \\ T_{A} &= 25^{\circ}\text{C}, \text{ C}_{L,\text{eff}} = 15 \text{ pF} \end{aligned} $ | 3 V             |     | 0.5 |     | ma   |
| t <sub>START,</sub> HF | otait-up tillie                                                     | $f_{OSC}$ = 20 MHz<br>XT2BYPASS = 0, XT2DRIVEx = 2,<br>$T_A$ = 25°C, $C_{L,eff}$ = 15 pF                                                                                             | 3 v             |     | 0.3 |     | ms   |
| $C_{L,eff}$            | Integrated effective load capacitance, HF mode (6) (1)              |                                                                                                                                                                                      |                 |     | 1   |     | pF   |
|                        | Duty cycle                                                          | Measured at ACLK, f <sub>XT2,HF2</sub> = 20 MHz                                                                                                                                      |                 | 40% | 50% | 60% |      |
| f <sub>Fault,HF</sub>  | Oscillator fault frequency (7)                                      | XT2BYPASS = 1 <sup>(8)</sup>                                                                                                                                                         |                 | 30  |     | 300 | kHz  |

- (1) Requires external capacitors at both terminals. Values are specified by crystal manufacturers.
- (2) To improve EMI on the XT2 oscillator the following guidelines should be observed.
  - Keep the traces between the device and the crystal as short as possible.
  - Design a good ground plane around the oscillator pins.
  - Prevent crosstalk from other clock or data lines into oscillator pins XT2IN and XT2OUT.
  - Avoid running PCB traces underneath or adjacent to the XT2IN and XT2OUT pins.
  - Use assembly materials and processes that avoid any parasitic load on the oscillator XT2IN and XT2OUT pins.
  - If conformal coating is used, make sure that it does not induce capacitive or resistive leakage between the oscillator pins.
- (3) This represents the maximum frequency that can be input to the device externally. Maximum frequency achievable on the device operation is based on the frequencies present on ACLK, MCLK, and SMCLK cannot be exceed for a given range of operation.
- (4) When XT2BYPASS is set, the XT2 circuit is automatically powered down. Input signal is a digital square wave with parametrics defined in the Schmitt-trigger Inputs section of this datasheet.
- (5) Oscillation allowance is based on a safety factor of 5 for recommended crystals.
- (6) Includes parasitic bond and package capacitance (approximately 2 pF per pin). Because the PCB adds additional capacitance, verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- (7) Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies between the MIN and MAX specifications might set the flag.
- (8) Measured with logic-level input frequency but also applies to operation with crystals.



## 5.17 Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                     | PARAMETER                          | TEST CONDITIONS                 | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-------------------------------------|------------------------------------|---------------------------------|-----------------|-----|-----|-----|------|
| $f_{VLO}$                           | VLO frequency                      | Measured at ACLK                | 1.8 V to 3.6 V  | 6   | 9.4 | 14  | kHz  |
| $df_{VLO}/d_{T}$                    | VLO frequency temperature drift    | Measured at ACLK <sup>(1)</sup> | 1.8 V to 3.6 V  |     | 0.5 |     | %/°C |
| df <sub>VLO</sub> /dV <sub>CC</sub> | VLO frequency supply voltage drift | Measured at ACLK <sup>(2)</sup> | 1.8 V to 3.6 V  |     | 4   |     | %/V  |
|                                     | Duty cycle                         | Measured at ACLK                | 1.8 V to 3.6 V  | 40% | 50% | 60% |      |

Calculated using the box method: (MAX( $-40^{\circ}$ C to  $85^{\circ}$ C) – MIN( $-40^{\circ}$ C to  $85^{\circ}$ C)) / MIN( $-40^{\circ}$ C to  $85^{\circ}$ C) / ( $85^{\circ}$ C – ( $-40^{\circ}$ C)) Calculated using the box method: (MAX(1.8 V to 3.6 V) – MIN(1.8 V to 3.6 V)) / MIN(1.8 V to 3.6 V) / (3.6 V – 1.8 V)

## 5.18 Internal Reference, Low-Frequency Oscillator (REFO)

|                     | PARAMETER                           | TEST CONDITIONS                 | V <sub>cc</sub> | MIN | TYP   | MAX   | UNIT |
|---------------------|-------------------------------------|---------------------------------|-----------------|-----|-------|-------|------|
| I <sub>REFO</sub>   | REFO oscillator current consumption | T <sub>A</sub> = 25°C           | 1.8 V to 3.6 V  |     | 3     |       | μΑ   |
| f <sub>REFO</sub>   | REFO frequency calibrated           | Measured at ACLK                | 1.8 V to 3.6 V  |     | 32768 |       | Hz   |
|                     | DEEC absolute televenes colibrated  | Full temperature range          | 1.8 V to 3.6 V  |     |       | ±3.5% |      |
|                     | REFO absolute tolerance calibrated  | T <sub>A</sub> = 25°C           | 3 V             |     |       | ±1.5% |      |
| $df_{REFO}/d_{T}$   | REFO frequency temperature drift    | Measured at ACLK <sup>(1)</sup> | 1.8 V to 3.6 V  |     | 0.01  |       | %/°C |
| $df_{REFO}/dV_{CC}$ | REFO frequency supply voltage drift | Measured at ACLK <sup>(2)</sup> | 1.8 V to 3.6 V  |     | 1.0   |       | %/V  |
|                     | Duty cycle                          | Measured at ACLK                | 1.8 V to 3.6 V  | 40% | 50%   | 60%   |      |
| t <sub>START</sub>  | REFO start-up time                  | 40%/60% duty cycle              | 1.8 V to 3.6 V  |     | 25    |       | μs   |

Calculated using the box method:  $(MAX(-40^{\circ}C \text{ to } 85^{\circ}C) - MIN(-40^{\circ}C \text{ to } 85^{\circ}C)) / MIN(-40^{\circ}C \text{ to } 85^{\circ}C) / (85^{\circ}C - (-40^{\circ}C))$ 

Calculated using the box method: (MAX(1.8 V to 3.6 V) – MIN(1.8 V to 3.6 V)) / MIN(1.8 V to 3.6 V) / (3.6 V – 1.8 V)



## 5.19 DCO Frequency

|                                     | PARAMETER                                            | TEST CONDITIONS                                          | MIN  | TYP | MAX  | UNIT  |
|-------------------------------------|------------------------------------------------------|----------------------------------------------------------|------|-----|------|-------|
| f <sub>DCO(0,0)</sub>               | DCO frequency (0, 0) <sup>(1)</sup>                  | DCORSELx = 0, $DCOx = 0$ , $MODx = 0$                    | 0.07 |     | 0.20 | MHz   |
| f <sub>DCO(0,31)</sub>              | DCO frequency (0, 31) <sup>(1)</sup>                 | DCORSELx = 0, $DCOx = 31$ , $MODx = 0$                   | 0.70 |     | 1.70 | MHz   |
| f <sub>DCO(1,0)</sub>               | DCO frequency (1, 0) <sup>(1)</sup>                  | DCORSELx = 1, $DCOx = 0$ , $MODx = 0$                    | 0.15 |     | 0.36 | MHz   |
| f <sub>DCO(1,31)</sub>              | DCO frequency (1, 31) <sup>(1)</sup>                 | DCORSELx = 1, $DCOx = 31$ , $MODx = 0$                   | 1.47 |     | 3.45 | MHz   |
| f <sub>DCO(2,0)</sub>               | DCO frequency (2, 0) <sup>(1)</sup>                  | DCORSELx = 2, $DCOx = 0$ , $MODx = 0$                    | 0.32 |     | 0.75 | MHz   |
| f <sub>DCO(2,31)</sub>              | DCO frequency (2, 31) <sup>(1)</sup>                 | DCORSELx = 2, DCOx = 31, MODx = 0                        | 3.17 |     | 7.38 | MHz   |
| f <sub>DCO(3,0)</sub>               | DCO frequency (3, 0) <sup>(1)</sup>                  | DCORSELx = 3, $DCOx = 0$ , $MODx = 0$                    | 0.64 |     | 1.51 | MHz   |
| f <sub>DCO(3,31)</sub>              | DCO frequency (3, 31) <sup>(1)</sup>                 | DCORSELx = 3, DCOx = 31, MODx = 0                        | 6.07 |     | 14.0 | MHz   |
| f <sub>DCO(4,0)</sub>               | DCO frequency (4, 0) <sup>(1)</sup>                  | DCORSELx = 4, DCOx = 0, MODx = 0                         | 1.3  |     | 3.2  | MHz   |
| f <sub>DCO(4,31)</sub>              | DCO frequency (4, 31) <sup>(1)</sup>                 | DCORSELx = 4, DCOx = 31, MODx = 0                        | 12.3 |     | 28.2 | MHz   |
| f <sub>DCO(5,0)</sub>               | DCO frequency (5, 0) <sup>(1)</sup>                  | DCORSELx = 5, DCOx = 0, MODx = 0                         | 2.5  |     | 6.0  | MHz   |
| f <sub>DCO(5,31)</sub>              | DCO frequency (5, 31) <sup>(1)</sup>                 | DCORSELx = 5, DCOx = 31, MODx = 0                        | 23.7 |     | 54.1 | MHz   |
| f <sub>DCO(6,0)</sub>               | DCO frequency (6, 0) <sup>(1)</sup>                  | DCORSELx = 6, DCOx = 0, MODx = 0                         | 4.6  |     | 10.7 | MHz   |
| f <sub>DCO(6,31)</sub>              | DCO frequency (6, 31) <sup>(1)</sup>                 | DCORSELx = 6, DCOx = 31, MODx = 0                        | 39.0 |     | 88.0 | MHz   |
| f <sub>DCO(7,0)</sub>               | DCO frequency (7, 0) <sup>(1)</sup>                  | DCORSELx = 7, DCOx = 0, MODx = 0                         | 8.5  |     | 19.6 | MHz   |
| f <sub>DCO(7,31)</sub>              | DCO frequency (7, 31) <sup>(1)</sup>                 | DCORSELx = 7, DCOx = 31, MODx = 0                        | 60   |     | 135  | MHz   |
| S <sub>DCORSEL</sub>                | Frequency step between range DCORSEL and DCORSEL + 1 | $S_{RSEL} = f_{DCO(DCORSEL+1,DCO)}/f_{DCO(DCORSEL,DCO)}$ | 1.2  |     | 2.3  | ratio |
| S <sub>DCO</sub>                    | Frequency step between tap DCO and DCO + 1           | $S_{DCO} = f_{DCO(DCORSEL,DCO+1)}/f_{DCO(DCORSEL,DCO)}$  | 1.02 |     | 1.12 | ratio |
|                                     | Duty cycle                                           | Measured at SMCLK                                        | 40%  | 50% | 60%  |       |
| df <sub>DCO</sub> /dT               | DCO frequency temperature drift <sup>(2)</sup>       | f <sub>DCO</sub> = 1 MHz,                                |      | 0.1 |      | %/°C  |
| df <sub>DCO</sub> /dV <sub>CC</sub> | DCO frequency voltage drift (3)                      | f <sub>DCO</sub> = 1 MHz                                 |      | 1.9 |      | %/V   |

- (1) When selecting the proper DCO frequency range (DCORSELx), the target DCO frequency, f<sub>DCO</sub>, should be set to reside within the range of f<sub>DCO(n, 0),MAX</sub> ≤ f<sub>DCO</sub> ≤ f<sub>DCO(n, 31),MIN</sub>, where f<sub>DCO(n, 0),MAX</sub> represents the maximum frequency specified for the DCO frequency, range n, tap 0 (DCOx = 0) and f<sub>DCO(n,31),MIN</sub> represents the minimum frequency specified for the DCO frequency, range n, tap 31 (DCOx = 31). This ensures that the target DCO frequency resides within the range selected. It should also be noted that if the actual f<sub>DCO</sub> frequency for the selected range causes the FLL or the application to select tap 0 or 31, the DCO fault flag is set to report that the selected range is at its minimum or maximum tap setting.
- (2) Calculated using the box method:  $(MAX(-40^{\circ}C \text{ to } 85^{\circ}C) MIN(-40^{\circ}C \text{ to } 85^{\circ}C)) / MIN(-40^{\circ}C \text{ to } 85^{\circ}C) / (85^{\circ}C (-40^{\circ}C))$
- (3) Calculated using the box method: (MAX(1.8 V to 3.6 V) MIN(1.8 V to 3.6 V)) / MIN(1.8 V to 3.6 V) / (3.6 V 1.8 V)



Figure 5-10. Typical DCO Frequency



## 5.20 PMM, Brownout Reset (BOR)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                                   | TEST CONDITIONS                          | MIN  | TYP  | MAX  | UNIT |
|-----------------------------|-------------------------------------------------------------|------------------------------------------|------|------|------|------|
| V <sub>(DVCC_BOR_IT-)</sub> | $BOR_H$ on voltage, $DV_CC$ falling level                   | $\mid dDV_{CC}/d_t \mid < 3 \text{ V/s}$ |      |      | 1.45 | V    |
| V <sub>(DVCC_BOR_IT+)</sub> | BOR <sub>H</sub> off voltage, DV <sub>CC</sub> rising level | $\mid dDV_{CC}/d_t \mid < 3 \text{ V/s}$ | 0.80 | 1.30 | 1.50 | V    |
| V <sub>(DVCC_BOR_hys)</sub> | BOR <sub>H</sub> hysteresis                                 |                                          | 50   |      | 250  | mV   |
| t <sub>RESET</sub>          | Pulse duration required at RST/NMI pin to accept a reset    |                                          | 2    |      |      | μs   |

## 5.21 PMM, Core Voltage

|                          | PARAMETER                                    | TEST CONDITIONS                                               | MIN TYP MAX | UNIT |
|--------------------------|----------------------------------------------|---------------------------------------------------------------|-------------|------|
| V <sub>CORE3</sub> (AM)  | Core voltage, active mode, PMMCOREV = 3      | $2.4 \text{ V} \leq \text{DV}_{\text{CC}} \leq 3.6 \text{ V}$ | 1.90        | V    |
| V <sub>CORE2</sub> (AM)  | Core voltage, active mode, PMMCOREV = 2      | $2.2 \text{ V} \leq \text{DV}_{\text{CC}} \leq 3.6 \text{ V}$ | 1.80        | V    |
| V <sub>CORE1</sub> (AM)  | Core voltage, active mode, PMMCOREV = 1      | $2.0 \text{ V} \leq \text{DV}_{\text{CC}} \leq 3.6 \text{ V}$ | 1.60        | V    |
| V <sub>CORE0</sub> (AM)  | Core voltage, active mode, PMMCOREV = 0      | $1.8 \text{ V} \leq \text{DV}_{\text{CC}} \leq 3.6 \text{ V}$ | 1.40        | V    |
| V <sub>CORE3</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 3 | $2.4 \text{ V} \leq \text{DV}_{\text{CC}} \leq 3.6 \text{ V}$ | 1.94        | V    |
| V <sub>CORE2</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 2 | $2.2 \text{ V} \leq \text{DV}_{\text{CC}} \leq 3.6 \text{ V}$ | 1.84        | V    |
| V <sub>CORE1</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 1 | $2.0 \text{ V} \leq \text{DV}_{\text{CC}} \leq 3.6 \text{ V}$ | 1.64        | V    |
| V <sub>CORE0</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 0 | 1.8 V ≤ DV <sub>CC</sub> ≤ 3.6 V                              | 1.44        | V    |



## 5.22 PMM, SVS High Side

|                         | PARAMETER                                         | TEST CONDITIONS                                                    | MIN  | TYP  | MAX  | UNIT       |
|-------------------------|---------------------------------------------------|--------------------------------------------------------------------|------|------|------|------------|
|                         |                                                   | SVSHE = 0, DV <sub>CC</sub> = 3.6 V                                |      | 0    |      | <b>~</b> ^ |
| I <sub>(SVSH)</sub>     | SVS current consumption                           | SVSHE = 1, $DV_{CC}$ = 3.6 V, $SVSHFP = 0$                         |      | 200  |      | nA         |
|                         |                                                   | SVSHE = 1, DV <sub>CC</sub> = 3.6 V, SVSHFP = 1                    |      | 1.5  |      | μΑ         |
|                         |                                                   | SVSHE = 1, SVSHRVL = 0                                             | 1.57 | 1.68 | 1.78 |            |
| V/                      | CVC an instance level(1)                          | SVSHE = 1, SVSHRVL = 1                                             | 1.79 | 1.88 | 1.98 | V          |
| V <sub>(SVSH_IT-)</sub> | SVS <sub>H</sub> on voltage level <sup>(1)</sup>  | SVSHE = 1, SVSHRVL = 2                                             | 1.98 | 2.08 | 2.21 | V          |
|                         |                                                   | SVSHE = 1, SVSHRVL = 3                                             | 2.10 | 2.18 | 2.31 |            |
|                         |                                                   | SVSHE = 1, SVSMHRRL = 0                                            | 1.62 | 1.74 | 1.85 |            |
|                         |                                                   | SVSHE = 1, SVSMHRRL = 1                                            | 1.88 | 1.94 | 2.07 |            |
|                         |                                                   | SVSHE = 1, SVSMHRRL = 2                                            | 2.07 | 2.14 | 2.28 | V          |
|                         | 0) (0) ((   1   1   1 (1)                         | SVSHE = 1, SVSMHRRL = 3                                            | 2.20 | 2.30 | 2.42 |            |
| $V_{(SVSH\_IT+)}$       | SVS <sub>H</sub> off voltage level <sup>(1)</sup> | SVSHE = 1, SVSMHRRL = 4                                            | 2.32 | 2.40 | 2.55 | V          |
|                         |                                                   | SVSHE = 1, SVSMHRRL = 5                                            | 2.52 | 2.70 | 2.88 |            |
|                         |                                                   | SVSHE = 1, SVSMHRRL = 6                                            | 2.90 | 3.10 | 3.23 |            |
|                         |                                                   | SVSHE = 1, SVSMHRRL = 7                                            | 2.90 | 3.10 | 3.23 |            |
|                         | C)/C manageties dele                              | SVSHE = 1, $dV_{DVCC}/dt = 10 \text{ mV/}\mu\text{s}$ , SVSHFP = 1 |      | 2.5  |      |            |
| t <sub>pd</sub> (SVSH)  | SVS <sub>H</sub> propagation delay                | SVSHE = 1, dV <sub>DVCC</sub> /dt = 1 mV/µs,<br>SVSHFP = 0         |      | 20   |      | μs         |
|                         | C)/C# - -                                         | SVSHE = 0 → 1, SVSHFP = 1                                          |      | 12.5 |      |            |
| t <sub>(SVSH)</sub>     | SVS <sub>H</sub> on or off delay time             | SVSHE = $0 \rightarrow 1$ , SVSHFP = $0$                           |      | 100  |      | μs         |
| dV <sub>DVCC</sub> /dt  | DVCC rise time                                    |                                                                    | 0    |      | 1000 | V/s        |

<sup>(1)</sup> The SVS<sub>H</sub> settings available depend on the VCORE (PMMCOREVx) setting. See the *Power Management Module and Supply Voltage Supervisor* chapter in the *MSP430F5xx and MSP430F6xx Family User's Guide* on recommended settings and use.



## 5.23 PMM, SVM High Side

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                    | TEST CONDITIONS                                                   | MIN  | TYP  | MAX  | UNIT |
|------------------------|----------------------------------------------|-------------------------------------------------------------------|------|------|------|------|
|                        |                                              | SVMHE = 0, DV <sub>CC</sub> = 3.6 V                               |      | 0    |      | nA   |
| I <sub>(SVMH)</sub>    | SVM <sub>H</sub> current consumption         | SVMHE = 1, $DV_{CC}$ = 3.6 V, $SVMHFP$ = 0                        |      | 200  |      | nA   |
|                        |                                              | SVMHE = 1, DV <sub>CC</sub> = 3.6 V, SVMHFP = 1                   |      | 1.5  |      | μΑ   |
|                        |                                              | SVMHE = 1, SVSMHRRL = 0                                           | 1.62 | 1.74 | 1.85 |      |
|                        |                                              | SVMHE = 1, SVSMHRRL = 1                                           | 1.88 | 1.94 | 2.07 |      |
|                        |                                              | SVMHE = 1, SVSMHRRL = 2                                           | 2.07 | 2.14 | 2.28 |      |
|                        |                                              | SVMHE = 1, SVSMHRRL = 3                                           | 2.20 | 2.30 | 2.42 |      |
| V <sub>(SVMH)</sub>    | SVM <sub>H</sub> on or off voltage level (1) | SVMHE = 1, SVSMHRRL = 4                                           | 2.32 | 2.40 | 2.55 | V    |
|                        |                                              | SVMHE = 1, SVSMHRRL = 5                                           | 2.52 | 2.70 | 2.88 |      |
|                        |                                              | SVMHE = 1, SVSMHRRL = 6                                           | 2.90 | 3.10 | 3.23 |      |
|                        |                                              | SVMHE = 1, SVSMHRRL = 7                                           | 2.90 | 3.10 | 3.23 |      |
|                        |                                              | SVMHE = 1, SVMHOVPE = 1                                           |      | 3.75 |      |      |
|                        | C)/M4 reconnection dolor.                    | SVMHE = 1, dV <sub>DVCC</sub> /dt = 10 mV/µs,<br>SVMHFP = 1       |      | 2.5  |      |      |
| t <sub>pd</sub> (SVMH) | SVM <sub>H</sub> propagation delay           | SVMHE = 1, $dV_{DVCC}/dt = 1 \text{ mV/}\mu\text{s}$ , SVMHFP = 0 |      | 20   | μs   |      |
|                        | SVM on or off doloy time                     | SVMHE = $0 \rightarrow 1$ , SVMHFP = $1$                          |      | 12.5 |      |      |
| t <sub>(SVMH)</sub>    | SVM <sub>H</sub> on or off delay time        | SVMHE = $0 \rightarrow 1$ , SVMHFP = $0$                          |      | 100  |      | μs   |

<sup>(1)</sup> The SVM<sub>H</sub> settings available depend on the VCORE (PMMCOREVx) setting. See the *Power Management Module and Supply Voltage Supervisor* chapter in the *MSP430F5xx and MSP430F6xx Family User's Guide* on recommended settings and use.

## 5.24 PMM, SVS Low Side

|                        | PARAMETER                             | TEST CONDITIONS                                                    | MIN | TYP  | MAX | UNIT       |
|------------------------|---------------------------------------|--------------------------------------------------------------------|-----|------|-----|------------|
|                        |                                       | SVSLE = 0, PMMCOREV = 2                                            |     | 0    |     | <b>~</b> ^ |
| I <sub>(SVSL)</sub>    | SVS <sub>L</sub> current consumption  | SVSLE = 1, PMMCOREV = 2, SVSLFP = 0                                |     | 200  |     | nA         |
|                        |                                       | SVSLE = 1, PMMCOREV = 2, SVSLFP = 1                                |     | 2.0  |     | μΑ         |
|                        | SVS propagation delay                 | SVSLE = 1, $dV_{CORE}/dt = 10 \text{ mV/}\mu\text{s}$ , SVSLFP = 1 |     | 2.5  |     | 110        |
| t <sub>pd</sub> (SVSL) | SVS <sub>L</sub> propagation delay    | SVSLE = 1, $dV_{CORE}/dt = 1 \text{ mV/}\mu\text{s}$ , SVSLFP = 0  |     | 20   |     | μs         |
| t <sub>(SVSL)</sub>    | CVC on or off dolou time              | SVSLE = 0 → 1, SVSLFP = 1                                          |     | 12.5 |     |            |
|                        | SVS <sub>L</sub> on or off delay time | SVSLE = $0 \rightarrow 1$ , SVSLFP = $0$                           |     | 100  |     | μs         |



#### 5.25 PMM, SVM Low Side

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                             | TEST CONDITIONS                                                     |  | TYP  | MAX | UNIT |
|-----------------------|---------------------------------------|---------------------------------------------------------------------|--|------|-----|------|
| I <sub>(SVML)</sub>   |                                       | SVMLE = 0, PMMCOREV = 2                                             |  | 0    |     | nΛ   |
|                       | SVM <sub>L</sub> current consumption  | SVMLE = 1, PMMCOREV = 2, SVMLFP = 0                                 |  | 200  |     | nA   |
|                       |                                       | SVMLE = 1, PMMCOREV = 2, SVMLFP = 1                                 |  | 1.5  |     | μΑ   |
|                       | CV/M propagation delay                | SVMLE = 1, dV <sub>CORE</sub> /dt = 10 mV/µs, SVMLFP = 1            |  | 2.5  |     |      |
| t <sub>pd(SVML)</sub> | SVM <sub>L</sub> propagation delay    | SVMLE = 1, $dV_{CORE}/dt = 1 \text{ mV/}\mu\text{s}$ , $SVMLFP = 0$ |  | 20   |     | μs   |
| t <sub>(SVML)</sub>   | SVM <sub>I</sub> on or off delay time | SVMLE = $0 \rightarrow 1$ , SVMLFP = 1                              |  | 12.5 |     |      |
|                       | SVINIL OIL OIL GEIAY TIME             | SVMLE = $0 \rightarrow 1$ , SVMLFP = $0$                            |  | 100  |     | μs   |

## 5.26 Wake-up Times From Low-Power Modes and Reset

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                           | PARAMETER                                                   | TEST CONDITION                                                   | ONS                         | MIN TYP M |     |     | UNIT |
|---------------------------|-------------------------------------------------------------|------------------------------------------------------------------|-----------------------------|-----------|-----|-----|------|
|                           | Wake-up time from LPM2, LPM3, or                            | PMMCOREV = SVSMLRRL = n                                          | f <sub>MCLK</sub> ≥ 4.0 MHz |           |     | 5   |      |
| t <sub>WAKE-UP-FAST</sub> | LPM4 to active mode <sup>(1)</sup>                          | (where n = 0, 1, 2, or 3),<br>SVSLFP = 1                         | f <sub>MCLK</sub> < 4.0 MHz |           |     | 6   | μs   |
| twake-up-slow             | Wake-up time from LPM2, LPM3, or LPM4 to active mode (2)(3) | PMMCOREV = SVSMLRRL = n<br>(where n = 0, 1, 2, or 3), SVSLFP = 0 |                             |           | 150 | 165 | μs   |
| twake-up-lpm5             | Wake-up time from LPM4.5 to active mode (4)                 |                                                                  |                             |           | 2   | 3   | ms   |
| twake-up-reset            | Wake-up time from RST or BOR event to active mode (4)       |                                                                  |                             |           | 2   | 3   | ms   |

- (1) This value represents the time from the wake-up event to the first active edge of MCLK. The wake-up time depends on the performance mode of the low-side supervisor (SVS<sub>L</sub>) and low-side monitor (SVM<sub>L</sub>). t<sub>WAKE-UP-FAST</sub> is possible with SVS<sub>L</sub> and SVM<sub>L</sub> in full performance mode or disabled. For specific register settings, see the *Low-Side SVS and SVM Control and Performance Mode Selection* section in the *Power Management Module and Supply Voltage Supervisor* chapter of the *MSP430F5xx and MSP430F6xx Family User's Guide*.
- (2) This value represents the time from the wake-up event to the first active edge of MCLK. The wake-up time depends on the performance mode of the low-side supervisor (SVS<sub>L</sub>) and low-side monitor (SVM<sub>L</sub>). t<sub>WAKE-UP-SLOW</sub> is set with SVS<sub>L</sub> and SVM<sub>L</sub> in normal mode (low current mode). For specific register settings, see the *Low-Side SVS* and *SVM* Control and Performance Mode Selection section in the Power Management Module and Supply Voltage Supervisor chapter of the MSP430F5xx and MSP430F6xx Family User's Guide.
- (3) The wake-up times from LPM0 and LPM1 to AM are not specified. They are proportional to MCLK cycle time but are not affected by the performance mode settings as for LPM2, LPM3, and LPM4.
- (4) This value represents the time from the wake-up event to the reset vector execution.

## **5.27 Timer A**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                     | TEST CONDITIONS                                                        | V <sub>CC</sub> | MIN MAX | UNIT |
|---------------------|-------------------------------|------------------------------------------------------------------------|-----------------|---------|------|
| $f_{TA}$            | Timer_A input clock frequency | Internal: SMCLK or ACLK,<br>External: TACLK,<br>Duty cycle = 50% ±10%  | 1.8 V, 3 V      | 25      | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing        | All capture inputs,<br>Minimum pulse duration required for<br>capture. | 1.8 V, 3 V      | 20      | ns   |

## 5.28 Timer B

|                     | PARAMETER                     | TEST CONDITIONS                                                       | V <sub>CC</sub> | MIN MAX | UNIT |
|---------------------|-------------------------------|-----------------------------------------------------------------------|-----------------|---------|------|
| $f_{TB}$            | Timer_B input clock frequency | Internal: SMCLK or ACLK,<br>External: TBCLK,<br>Duty cycle = 50% ±10% | 1.8 V, 3 V      | 25      | MHz  |
| t <sub>TB,cap</sub> | Timer_B capture timing        | All capture inputs, Minimum pulse duration required for capture       | 1.8 V, 3 V      | 20      | ns   |



## 5.29 USCI (UART Mode) Clock Frequency

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     |                                                    |                                                                      | ,   |                     |      |
|---------------------|----------------------------------------------------|----------------------------------------------------------------------|-----|---------------------|------|
|                     | PARAMETER                                          | TEST CONDITIONS                                                      | MIN | MAX                 | UNIT |
| f <sub>USCI</sub>   | USCI input clock frequency                         | Internal: SMCLK or ACLK,<br>External: UCLK,<br>Duty cycle = 50% ±10% |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency (equals baud rate in MBaud) |                                                                      |     | 1                   | MHz  |

## 5.30 USCI (UART Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                                      | V <sub>cc</sub> | MIN | MAX | UNIT |   |
|------------------------------------------------|-----------------|-----|-----|------|---|
| t LIADT receive deciliab time (1)              | 2.2 V           | 50  | 600 |      | • |
| $t_{\tau}$ UART receive deglitch time $^{(1)}$ | 3 V             | 50  | 600 | ns   |   |

Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are correctly recognized, their duration should exceed the maximum specification of the deglitch time.

## 5.31 USCI (SPI Master Mode) Clock Frequency

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                        | CONDITIONS                                        | MIN | MAX                 | UNIT |
|----------------------------------|---------------------------------------------------|-----|---------------------|------|
| tuggi USCI input clock frequency | Internal: SMCLK or ACLK,<br>Duty cycle = 50% ±10% |     | f <sub>SYSTEM</sub> | MHz  |

## 5.32 USCI (SPI Master Mode)

|                       | PARAMETER                                 | TEST CONDITIONS                      | V <sub>cc</sub> | MIN | MAX                | UNIT |
|-----------------------|-------------------------------------------|--------------------------------------|-----------------|-----|--------------------|------|
| f <sub>USCI</sub>     | USCI input clock frequency                | SMCLK, ACLK<br>Duty cycle = 50% ±10% |                 |     | f <sub>SYSTE</sub> | MHz  |
|                       | COM input data actus time                 | PMMCOREV = 0                         | 1.8 V           | 55  |                    |      |
|                       |                                           | PIVIIVICOREV = 0                     | 3 V             | 38  |                    |      |
| t <sub>SU,MI</sub>    | SOMI input data setup time                | 2.4 V                                | 30              |     | ns                 |      |
|                       |                                           | PMMCOREV = 3                         | 3 V             | 25  |                    |      |
|                       |                                           | DMMOODEW 0                           | 1.8 V           | 0   |                    |      |
|                       | 0041                                      | PMMCOREV = 0                         | 3 V             | 0   |                    |      |
| t <sub>HD,MI</sub>    | SOMI input data hold time                 | DIMAGODEI/ o                         | 2.4 V           | 0   | ns                 | ns   |
|                       |                                           | PMMCOREV = 3                         | 3 V             | 0   |                    |      |
|                       | 2002                                      | UCLK edge to SIMO valid,             | 1.8 V           |     | 20                 |      |
|                       |                                           | $C_L = 20 \text{ pF}, PMMCOREV = 0$  | 3 V             |     | 18                 |      |
| t <sub>VALID,MO</sub> | SIMO output data valid time (2)           | UCLK edge to SIMO valid,             | 2.4 V           |     | 16 ns              | ns   |
|                       |                                           | $C_L = 20 \text{ pF}, PMMCOREV = 3$  | 3 V             |     | 15                 |      |
|                       | SIMO output data hold time <sup>(3)</sup> | C <sub>L</sub> = 20 pF, PMMCOREV = 0 | 1.8 V           | -10 |                    | ns   |
| _                     |                                           |                                      | 3 V             | -8  |                    |      |
| t <sub>HD,MO</sub>    |                                           |                                      | 2.4 V           | -10 |                    |      |
|                       |                                           | $C_L = 20 \text{ pF}, PMMCOREV = 3$  | 3 V             | -8  |                    |      |

 $f_{UCxCLK} = 1/2t_{LO/HI} \text{ with } t_{LO/HI} \geq max(t_{VALID,MO(USCI)} + t_{SU,SI(Slave)}, t_{SU,MI(USCI)} + t_{VALID,SO(Slave)})$ 

For the slave parameters (su\_Si(Slave)) and tyALID,SO(Slave), see the SPI parameters of the attached slave. Specifies the time to drive the next valid data to the SIMO output after the output changing UCLK clock edge. See the timing diagrams in Figure 5-11 and Figure 5-12.

Specifies how long data on the SIMO output is valid after the output changing UCLK clock edge. Negative values indicate that the data on the SIMO output can become invalid before the output changing clock edge observed on UCLK. See the timing diagrams in Figure 5-11 and Figure 5-12.





Figure 5-11. SPI Master Mode, CKPH = 0



Figure 5-12. SPI Master Mode, CKPH = 1



## 5.33 USCI (SPI Slave Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup> (see Figure 5-13 and Figure 5-14)

|                       | PARAMETER                                   | TEST CONDITIONS                        | V <sub>CC</sub> | MIN | MAX | UNIT |
|-----------------------|---------------------------------------------|----------------------------------------|-----------------|-----|-----|------|
|                       |                                             |                                        | 1.8 V           | 11  |     |      |
|                       | OTEL III OTEL III I                         | PMMCOREV = 0                           | 3 V             | 8   |     |      |
| t <sub>STE,LEAD</sub> | STE lead time, STE low to clock             | DI II I CODEI I                        | 2.4 V           | 7   |     | ns   |
|                       |                                             | PMMCOREV = 3                           | 3 V             | 6   |     |      |
|                       |                                             | DIMIOODEI/ 0                           | 1.8 V           | 3   |     |      |
|                       | OTE la sitiana il antinina di CTE bish      | PMMCOREV = 0                           | 3 V             | 3   |     |      |
| t <sub>STE,LAG</sub>  | STE lag time, Last clock to STE high        | DIMINOCRETY O                          | 2.4 V           | 3   |     | ns   |
|                       |                                             | PMMCOREV = 3                           | 3 V             | 3   |     |      |
|                       |                                             | DMMCODEV 0                             | 1.8 V           |     | 66  |      |
|                       | CTE access times. CTE lave to COMI data and | PMMCOREV = 0                           | 3 V             |     | 50  | ns   |
| t <sub>STE,ACC</sub>  | STE access time, STE low to SOMI data out   | DMMCODEV 2                             | 2.4 V           |     | 36  |      |
|                       |                                             | PMMCOREV = 3                           | 3 V             |     | 30  |      |
|                       |                                             | DMMCOREV 0                             | 1.8 V           |     | 30  | ns   |
|                       | STE disable time, STE high to SOMI high     | PMMCOREV = 0                           | 3 V             |     | 23  |      |
| t <sub>STE,DIS</sub>  | impedance                                   | PMMCOREV = 3                           | 2.4 V           |     | 16  |      |
|                       |                                             | PIMIMCOREV = 3                         | 3 V             |     | 13  |      |
|                       | SIMO input data setup time                  | PMMCOREV = 0                           | 1.8 V           | 5   |     | ns   |
|                       |                                             |                                        | 3 V             | 5   |     |      |
| t <sub>SU,SI</sub>    | SIMO input data setup time                  | PMMCOREV = 3                           | 2.4 V           | 2   |     |      |
|                       |                                             |                                        | 3 V             | 2   |     |      |
|                       |                                             | DMMOODEW 0                             | 1.8 V           | 5   |     |      |
|                       | SIMO input data hold time                   | PMMCOREV = 0                           | 3 V             | 5   |     | 20   |
| t <sub>HD,SI</sub>    | Simo input data noid time                   | PMMCOREV = 3                           | 2.4 V           | 5   |     | ns   |
|                       |                                             | FIVINGORE V = 3                        | 3 V             | 5   |     |      |
|                       |                                             | UCLK edge to SOMI valid,               | 1.8 V           |     | 76  |      |
|                       | 2011 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1    | $C_L = 20 \text{ pF},$<br>PMMCOREV = 0 | 3 V             |     | 60  |      |
| t <sub>VALID,SO</sub> | SOMI output data valid time <sup>(2)</sup>  | UCLK edge to SOMI valid,               | 2.4 V           |     | 44  | ns   |
|                       |                                             | $C_L = 20 \text{ pF},$<br>PMMCOREV = 3 | 3 V             |     | 40  |      |
|                       |                                             | C <sub>L</sub> = 20 pF,                | 1.8 V           | 18  |     | ns   |
|                       | COMI output data hald time (3)              | PMMCOREV = 0                           | 3 V             | 12  |     |      |
| t <sub>HD,SO</sub>    | SOMI output data hold time <sup>(3)</sup>   | C <sub>L</sub> = 20 pF,                | 2.4 V           | 10  |     |      |
|                       |                                             | PMMCOREV = 3                           | 3 V             | 8   |     |      |

 $f_{UCxCLK} = 1/2t_{LO/HI} \text{ with } t_{LO/HI} \geq \max(t_{VALID,MO(Master)} + t_{SU,SI(USCI)}, t_{SU,MI(Master)} + t_{VALID,SO(USCI)}) \\ \text{For the master parameters } t_{SU,MI(Master)} \text{ and } t_{VALID,MO(Master)}, \text{ see the SPI parameters of the attached master.} \\ \text{Specifies the time to drive the next valid data to the SOMI output after the output changing UCLK clock edge. See the timing diagrams to the southern of the south$ in Figure 5-13 and Figure 5-14.

Specifies how long data on the SOMI output is valid after the output changing UCLK clock edge. See the timing diagrams in Figure 5-13 and Figure 5-14.





Figure 5-13. SPI Slave Mode, CKPH = 0



Figure 5-14. SPI Slave Mode, CKPH = 1



# 5.34 USCI (I<sup>2</sup>C Mode)

|                     | PARAMETER                                            | TEST CONDITIONS                                                     | V <sub>cc</sub> | MIN | MAX                 | UNIT |
|---------------------|------------------------------------------------------|---------------------------------------------------------------------|-----------------|-----|---------------------|------|
| f <sub>USCI</sub>   | USCI input clock frequency                           | Internal: SMCLK or ACLK,<br>External: UCLK<br>Duty cycle = 50% ±10% |                 |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>SCL</sub>    | SCL clock frequency                                  |                                                                     | 2.2 V, 3 V      | 0   | 400                 | kHz  |
| 4                   | Hold time (reported) CTART                           | f <sub>SCL</sub> ≤ 100 kHz                                          | 221/21/         | 4.0 |                     | μs   |
| t <sub>HD,STA</sub> | Hold time (repeated) START                           | f <sub>SCL</sub> > 100 kHz                                          | 2.2 V, 3 V      | 0.6 |                     |      |
| 4                   | Catua time for a repeated CTART                      | f <sub>SCL</sub> ≤ 100 kHz                                          | 2.2 V, 3 V      | 4.7 |                     | μs   |
| t <sub>SU,STA</sub> | Setup time for a repeated START                      | f <sub>SCL</sub> > 100 kHz                                          | 2.2 V, 3 V      | 0.6 |                     |      |
| t <sub>HD,DAT</sub> | Data hold time                                       |                                                                     | 2.2 V, 3 V      | 0   |                     | ns   |
| t <sub>SU,DAT</sub> | Data setup time                                      |                                                                     | 2.2 V, 3 V      | 250 |                     | ns   |
| 4                   | Catura tima a fan CTOD                               | f <sub>SCL</sub> ≤ 100 kHz                                          | 001/01/         | 4.0 |                     |      |
| t <sub>SU,STO</sub> | Setup time for STOP                                  | f <sub>SCL</sub> > 100 kHz                                          | 2.2 V, 3 V      | 0.6 |                     | μs   |
|                     | Dulan direction of online assessment by input filter |                                                                     | 2.2 V           | 50  | 600                 |      |
| t <sub>SP</sub>     | Pulse duration of spikes suppressed by input filter  |                                                                     | 3 V             | 50  | 600                 | ns   |



Figure 5-15. I<sup>2</sup>C Mode Timing



#### 5.35 10-Bit ADC, Power Supply and Input Range Conditions

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                       | PARAMETER                                                                         | TEST CONDITIONS                                                                                                                         | V <sub>CC</sub> | MIN | TYP | MAX       | UNIT |
|-----------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----------|------|
| AV <sub>CC</sub>      | Analog supply voltage                                                             | $AV_{CC}$ and $DV_{CC}$ are connected together,<br>$AV_{SS}$ and $DV_{SS}$ are connected together,<br>$V_{(AVSS)} = V_{(DVSS)} = 0 \ V$ |                 | 1.8 |     | 3.6       | V    |
| $V_{(Ax)}$            | Analog input voltage range <sup>(2)</sup>                                         | All ADC10_A pins: P1.0 to P1.5 and P3.6 and P3.7 terminals                                                                              |                 | 0   |     | $AV_{CC}$ | V    |
|                       | Operating supply current into                                                     | $f_{ADC10CLK} = 5 \text{ MHz}, ADC10ON = 1, REFON = 0,$                                                                                 | 2.2 V           |     | 60  | 100       |      |
|                       | AVCC terminal, REF module and reference buffer off                                | SHT0 = 0, SHT1 = 0, ADC10DIV = 0,<br>ADC10SREF = 00                                                                                     | 3 V             |     | 75  | 110       |      |
|                       | Operating supply current into AVCC terminal, REF module on, reference buffer on   | f <sub>ADC10CLK</sub> = 5 MHz, ADC10ON = 1, REFON = 1,<br>SHT0 = 0, SHT1 = 0, ADC10DIV = 0,<br>ADC10SREF = 01                           | 3 V             |     | 113 | 150       | μΑ   |
| I <sub>ADC10_</sub> A | Operating supply current into AVCC terminal, REF module off, reference buffer on  | f <sub>ADC10CLK</sub> = 5 MHz, ADC10ON = 1, REFON = 0,<br>SHT0 = 0, SHT1 = 0, ADC10DIV = 0,<br>ADC10SREF = 10, VEREF = 2.5 V            | 3 V             |     | 105 | 140       |      |
|                       | Operating supply current into AVCC terminal, REF module off, reference buffer off | f <sub>ADC10CLK</sub> = 5 MHz, ADC10ON = 1, REFON = 0,<br>SHT0 = 0, SHT1 = 0, ADC10DIV = 0,<br>ADC10SREF = 11, VEREF = 2.5 V            | 3 V             |     | 70  | 110       |      |
| Cı                    | Input capacitance                                                                 | Only one terminal Ax can be selected at one time from the pad to the ADC10_A capacitor array including wiring and pad.                  | 2.2 V           |     | 3.5 |           | pF   |
| D                     | Input MLIV ON registeres                                                          | $AV_{CC} > 2.0 \text{ V}, 0 \text{ V} \le V_{Ax} \le AV_{CC}$                                                                           |                 |     |     | 36        | kΩ   |
| R <sub>I</sub>        | Input MUX ON resistance                                                           | $1.8V < AV_{CC} < 2.0 \text{ V}, 0 \text{ V} \le V_{Ax} \le AV_{CC}$                                                                    |                 |     |     | 96        | KΩ2  |

<sup>(1)</sup> The leakage current is defined in the leakage current table with P6.x/Ax parameter.

# 5.36 10-Bit ADC, Timing Parameters

|                       | PARAMETER                                  | TEST CONDITIONS                                                                                               | V <sub>CC</sub> | MIN  | TYP                               | MAX | UNIT |
|-----------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------|------|-----------------------------------|-----|------|
| f <sub>ADC10CLK</sub> |                                            | For specified performance of ADC10_A linearity parameters                                                     | 2.2 V, 3 V      | 0.45 | 5                                 | 5.5 | MHz  |
| f <sub>ADC10OSC</sub> | Internal ADC10_A oscillator <sup>(1)</sup> | ADC10DIV = 0, f <sub>ADC10CLK</sub> = f <sub>ADC10OSC</sub>                                                   | 2.2 V, 3 V      | 4.2  | 4.8                               | 5.4 | MHz  |
| <sup>t</sup> CONVERT  | Conversion time                            | REFON = 0, Internal oscillator,<br>12 ADC10CLK cycles, 10-bit mode,<br>f <sub>ADC10OSC</sub> = 4 MHz to 5 MHz | 2.2 V, 3 V      | 2.4  |                                   | 3.0 | μs   |
|                       |                                            | External $f_{ADC10CLK}$ from ACLK, MCLK, or SMCLK, ADC10SSEL $\neq$ 0                                         |                 |      | 12 x<br>1 / f <sub>ADC10CLK</sub> |     |      |
| t <sub>ADC10ON</sub>  | Turn-on settling time of the ADC           | See <sup>(2)</sup>                                                                                            |                 |      |                                   | 100 | ns   |
|                       | Sampling time                              | $R_S = 1000 \ \Omega, \ R_I = 96 \ k\Omega, \ C_I = 3.5 \ pF^{(3)}$                                           | 1.8 V           | 3    |                                   |     |      |
| t <sub>Sample</sub>   |                                            | $R_S = 1000 \ \Omega, \ R_I = 36 \ k\Omega, \ C_I = 3.5 \ pF^{(3)}$                                           | 3 V             | 1    |                                   |     | μs   |

<sup>(1)</sup> The ADC10OSC is sourced directly from MODOSC in the UCS.

<sup>(2)</sup> The analog input voltage range must be within the selected reference voltage range V<sub>R+</sub> to V<sub>R−</sub> for valid conversion results. The external reference voltage requires decoupling capacitors. Two decoupling capacitors, 10 μF and 100 nF, should be connected to VeREF to decouple the dynamic current required for an external reference source if it is used for the ADC10\_A. Also see the MSP430F5xx and MSP430F6xx Family User's Guide.

<sup>(2)</sup> The condition is that the error in a conversion started after t<sub>ADC10ON</sub> is less than ±0.5 LSB. The reference and input signal are already settled.

<sup>(3)</sup> Approximately 8 Tau  $(\tau)$  are required for an error of less than  $\pm 0.5$  LSB



#### 5.37 10-Bit ADC, Linearity Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                    | TEST CONDITIONS                                                                                                                                       | V <sub>cc</sub> | MIN | TYP  | MAX  | UNIT |
|----------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|------|------|
| _              | Integral                     | $1.4 \text{ V} \le (V_{\text{eREF+}} - V_{\text{eREF-}}) \le 1.6 \text{ V}, C_{\text{VeREF+}} = 20 \text{ pF}$                                        | 2.2 V, 3 V      |     |      | ±1.0 | LSB  |
| E <sub>I</sub> | linearity error              | 1.6 V < $(V_{eREF+} - V_{eREF-}) \le V_{AVCC}$ , $C_{VeREF+} = 20 pF$                                                                                 | 2.2 V, 3 V      |     |      | ±1.0 | LSB  |
| E <sub>D</sub> | Differential linearity error | 1.4 V ≤ ( $V_{eREF+} - V_{eREF-}$ ), $C_{VeREF+} = 20 pF$                                                                                             | 2.2 V, 3 V      |     |      | ±1.0 | LSB  |
| E <sub>O</sub> | Offset error                 | 1.4 V $\leq$ (V <sub>eREF+</sub> - V <sub>eREF-</sub> ), C <sub>VeREF+</sub> = 20 pF,<br>Internal impedance of source R <sub>S</sub> $<$ 100 $\Omega$ | 2.2 V, 3 V      |     |      | ±1.0 | LSB  |
| E <sub>G</sub> | Gain error                   | 1.4 V $\leq$ (V <sub>eREF+</sub> - V <sub>eREF-</sub> ), C <sub>VeREF+</sub> = 20 pF, ADC10SREFx = 11b                                                | 2.2 V, 3 V      |     |      | ±1.0 | LSB  |
| E <sub>T</sub> | Total unadjusted error       | 1.4 V $\leq$ (V <sub>eREF+</sub> - V <sub>eREF-</sub> ), C <sub>VeREF+</sub> = 20 pF, ADC10SREFx = 11b                                                | 2.2 V, 3 V      |     | ±1.0 | ±2.0 | LSB  |

# 5.38 REF, External Reference

|                                               | PARAMETER                                     | TEST CONDITIONS                                                                                                                                             | V <sub>CC</sub> | MIN | TYP  | MAX              | UNIT |
|-----------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|------------------|------|
| V <sub>eREF+</sub>                            | Positive external reference voltage input     | $V_{\text{eREF+}} > V_{\text{eREF-}}$ (2)                                                                                                                   |                 | 1.4 |      | AV <sub>CC</sub> | V    |
| V <sub>eREF</sub>                             | Negative external reference voltage input     | V <sub>eREF+</sub> > V <sub>eREF-</sub> <sup>(3)</sup>                                                                                                      |                 | 0   |      | 1.2              | V    |
| (V <sub>eREF+</sub> –<br>V <sub>eREF-</sub> ) | Differential external reference voltage input | V <sub>eREF+</sub> > V <sub>eREF-</sub> <sup>(4)</sup>                                                                                                      |                 | 1.4 |      | AV <sub>CC</sub> | V    |
| I <sub>VeREF+</sub>                           | Static input current                          | $\begin{array}{l} 1.4~V \leq V_{eREF+} \leq V_{AVCC}~,~V_{eREF-} = 0~V,\\ f_{ADC10CLK} = 5~MHz,~ADC10SHTx = 0x0001,\\ Conversion~rate~200~ksps \end{array}$ | 2.2 V, 3 V      |     | ±8.5 | ±26              |      |
|                                               |                                               | $\begin{array}{l} 1.4~V \leq V_{eREF+} \leq V_{AVCC}~,~V_{eREF-} = 0~V,\\ f_{ADC10CLK} = 5~MHZ,~ADC10SHTX = 0x1000,\\ Conversion~rate~20~ksps \end{array}$  | 2.2 V, 3 V      |     |      | ±1               | + μA |
| C <sub>VeREF+/-</sub>                         | Capacitance at VeREF+ or VeREF- terminal      | (5)                                                                                                                                                         |                 | 10  |      |                  | μF   |

<sup>(1)</sup> The external reference is used during ADC conversion to charge and discharge the capacitance array. The input capacitance, C<sub>1</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 10-bit accuracy.

<sup>(2)</sup> The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.

<sup>(3)</sup> The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.

<sup>(4)</sup> The accuracy limits minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.

<sup>(5)</sup> Two decoupling capacitors, 10 μF and 100 nF, should be connected to VeREF to decouple the dynamic current required for an external reference source if it is used for the ADC10\_A. Also see the MSP430F5xx and MSP430F6xx Family User's Guide.



#### 5.39 REF, Built-In Reference

|                                  | PARAMETER                                                                                                     | TEST CONDITIONS                                                                                                                                                                    | V <sub>CC</sub> | MIN  | TYP  | MAX   | UNIT       |
|----------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------|-------|------------|
|                                  |                                                                                                               | REFVSEL = {2} for 2.5 V, REFON = 1                                                                                                                                                 | 3 V             |      | 2.51 | ±1.5% |            |
| $V_{REF+}$                       | Positive built-in reference voltage                                                                           | REFVSEL = {1} for 2.0 V, REFON = 1                                                                                                                                                 | 3 V             |      | 1.99 | ±1.5% | V          |
|                                  | voltage                                                                                                       | REFVSEL = {0} for 1.5 V, REFON = 1                                                                                                                                                 | 2.2 V, 3 V      |      | 1.5  | ±1.5% |            |
|                                  | AVCC minimum voltage,                                                                                         | REFVSEL = {0} for 1.5 V                                                                                                                                                            |                 | 1.8  |      |       |            |
| $AV_{CC(min)}$                   | Positive built-in reference                                                                                   | REFVSEL = {1} for 2.0 V                                                                                                                                                            |                 | 2.2  |      |       | V          |
|                                  | active                                                                                                        | REFVSEL = {2} for 2.5 V                                                                                                                                                            |                 | 2.7  |      |       |            |
|                                  |                                                                                                               | $\begin{split} &f_{ADC10CLK} = 5.0 \text{ MHz}, \\ &REFON = 1, REFBURST = 0, \\ &REFVSEL = \{2\} \text{ for } 2.5 \text{ V} \end{split}$                                           | 3 V             |      | 18   | 24    |            |
| I <sub>REF+</sub>                | Operating supply current into AVCC terminal (2)                                                               | $ \begin{aligned} &f_{ADC10CLK} = 5.0 \text{ MHz}, \\ &REFON = 1, REFBURST = 0, \\ &REFVSEL = \{1\} \text{ for } 2.0 \text{ V} \end{aligned} $                                     | 3 V             |      | 15.5 | 21    | μΑ         |
|                                  |                                                                                                               | $ \begin{aligned} &f_{ADC10CLK} = 5.0 \text{ MHz}, \\ &REFON = 1, REFBURST = 0, \\ &REFVSEL = \{0\} \text{ for } 1.5 \text{ V} \end{aligned} $                                     | 3 V             |      | 13.5 | 21    |            |
| TC <sub>REF+</sub>               | Temperature coefficient of built-in reference (3)                                                             | I <sub>VREF+</sub> = 0 A,<br>REFVSEL = {0, 1, 2}, REFON = 1                                                                                                                        |                 |      | 30   | 50    | ppm/<br>°C |
|                                  | Operating supply current into AVCC terminal $^{(4)}$ REFON = 0, INCH = 0Ah, ADC10ON = N/A, $T_A = 30^{\circ}$ |                                                                                                                                                                                    | 2.2 V           |      | 20   | 22    | μA         |
| ISENSOR                          |                                                                                                               | $ADC10ON = N/A, T_A = 30^{\circ}C$                                                                                                                                                 | 3 V             |      | 20   | 22    | μΛ         |
| V <sub>SENSOR</sub>              | See <sup>(5)</sup>                                                                                            | ADC10ON = 1, INCH = 0Ah, T <sub>A</sub> = 30°C                                                                                                                                     | 2.2 V           |      | 770  |       | m\/        |
| V SENSOR                         | <b>Jee</b> **                                                                                                 | ADC 10011 = 1, 111011 = 0A11, 1 <sub>A</sub> = 30 C                                                                                                                                | 3 V             |      | 770  |       | mV         |
| $V_{MID}$                        | AVCC divider at channel 11                                                                                    | ADC10ON = 1, INCH = 0Bh,                                                                                                                                                           | 2.2 V           | 1.06 | 1.1  | 1.14  | V          |
| ▼ MID                            | AVOO divider at charmer 11                                                                                    | V <sub>MID</sub> ≈ 0.5 × V <sub>AVCC</sub>                                                                                                                                         | 3 V             | 1.46 | 1.5  | 1.54  | V          |
| t <sub>SENSOR(sample)</sub>      | Sample time required if channel 10 is selected (6)                                                            | ADC10ON = 1, INCH = 0Ah,<br>Error of conversion result ≤ 1 LSB                                                                                                                     |                 | 30   |      |       | μs         |
| $t_{\text{VMID}(\text{sample})}$ | Sample time required if channel 11 is selected (7)                                                            | ADC10ON = 1, INCH = 0Bh,<br>Error of conversion result ≤ 1 LSB                                                                                                                     |                 | 1    |      |       | μs         |
| PSRR_DC                          | Power supply rejection ratio (DC)                                                                             | $\begin{aligned} &AV_{CC} = AV_{CC}(min) \text{ to } AV_{CC}(max), \\ &T_{A} = 25^{\circ}C, \\ &REFVSEL = \{0,  1,  2\},  REFON = 1 \end{aligned}$                                 |                 |      | 120  |       | μV/V       |
| PSRR_AC                          | Power supply rejection ratio (AC)                                                                             | $\begin{aligned} &AV_{CC} = AV_{CC}(min) \text{ to } AV_{CC}(max), \\ &T_{A} = 25^{\circ}C,  f = 1  kHz,  \Delta Vpp = 100  mV, \\ &REFVSEL = \{0,1,2\},  REFON = 1 \end{aligned}$ |                 |      | 6.4  |       | mV/V       |
| t <sub>SETTLE</sub>              | Settling time of reference voltage <sup>(8)</sup>                                                             | $AV_{CC} = AV_{CC}(min)$ to $AV_{CC}(max)$ ,<br>REFVSEL = {0, 1, 2}, REFON = 0 $\rightarrow$ 1                                                                                     |                 |      | 75   |       | μs         |

- (1) The leakage current is defined in the leakage current table with P6.x/Ax parameter.
- The internal reference current is supplied from terminal AVCC. Consumption is independent of the ADC10ON control bit, unless a conversion is active. The REFON bit enables to settle the built-in reference before starting an A/D conversion.
- Calculated using the box method: (MAX( $-40^{\circ}$ C to  $85^{\circ}$ C) MIN( $-40^{\circ}$ C to  $85^{\circ}$ C)) / MIN( $-40^{\circ}$ C to  $85^{\circ}$ C)/( $85^{\circ}$ C ( $-40^{\circ}$ C)).
- The sensor current I<sub>SENSOR</sub> is consumed if (ADC10ON = 1 and REFON = 1) or (ADC10ON = 1 and INCH = 0Ah and sample signal is high). When REFON = 1, I<sub>SENSOR</sub> is already included in I<sub>REF+</sub>.
- The temperature sensor offset can be significant. TI recommends a single-point calibration to minimize the offset error of the built-in temperature sensor.
- The typical equivalent impedance of the sensor is 51 k $\Omega$ . The sample time required includes the sensor on-time  $t_{SENSOR(on)}$ .
- The on-time  $t_{VMID(on)}$  is included in the sampling time  $t_{VMID(sample)}$ ; no additional on time is needed. The condition is that the error in a conversion started after  $t_{REFON}$  is less than  $\pm 0.5$  LSB.



# 5.40 Comparator B

|                                          | PARAMETER                                             | TEST CONDITIONS                                               | V <sub>CC</sub> | MIN                        | TYP                      | MAX                        | UNIT |  |
|------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------|-----------------|----------------------------|--------------------------|----------------------------|------|--|
| V <sub>CC</sub>                          | Supply voltage                                        |                                                               |                 | 1.8                        |                          | 3.6                        | V    |  |
|                                          |                                                       |                                                               | 1.8 V           |                            |                          | 40                         |      |  |
|                                          |                                                       | CBPWRMD = 00, CBON = 1,<br>CBRS = 00                          | 2.2 V           |                            | 30                       | 50                         |      |  |
|                                          | Comparator operating supply                           | CB10 = 00                                                     | 3 V             |                            | 40                       | 65                         |      |  |
| I <sub>AVCC_COMP</sub>                   | current into AVCC, Excludes reference resistor ladder | CBPWRMD = 01, CBON = 1,<br>CBRS = 00                          | 2.2 V, 3 V      |                            | 10                       | 17                         | μA   |  |
|                                          |                                                       | CBPWRMD = 10, CBON = 1,<br>CBRS = 00                          | 2.2 V, 3 V      |                            | 0.1                      | 0.5                        |      |  |
|                                          | Quiescent current of resistor                         | CBREFACC = 1, CBREFLx = 01,<br>CBRS = 10, REFON = 0, CBON = 0 | 2.2 V, 3 V      |                            | 10                       | 17                         | 4    |  |
| I <sub>AVCC_REF</sub>                    | ladder into AVCC, Includes<br>REF module current      | CBREFACC = 0, CBREFLx = 01,<br>CBRS = 10, REFON = 0, CBON = 0 | 2.2 V, 3 V      |                            |                          | 22                         | μA   |  |
| $V_{IC}$                                 | Common mode input range                               |                                                               |                 | 0                          |                          | V <sub>CC</sub> – 1        | V    |  |
| V                                        | Innut offeet veltege                                  | CBPWRMD = 00                                                  |                 |                            |                          | ±20                        | mV   |  |
| V <sub>OFFSET</sub> Input offset voltage |                                                       | CBPWRMD = 01 or 10                                            |                 |                            |                          | ±10                        | IIIV |  |
| C <sub>IN</sub>                          | Input capacitance                                     |                                                               |                 |                            | 5                        |                            | pF   |  |
| D                                        | Carries inner a serietares                            | On (switch closed)                                            |                 |                            | 3                        | 4                          | kΩ   |  |
| R <sub>SIN</sub>                         | Series input resistance                               | Off (switch open)                                             |                 | 50                         |                          |                            | МΩ   |  |
|                                          | D                                                     | CBPWRMD = 00, CBF = 0                                         |                 |                            |                          | 450                        |      |  |
| t <sub>PD</sub>                          | Propagation delay, response                           | CBPWRMD = 01, CBF = 0                                         |                 |                            |                          | 600                        | ns   |  |
|                                          | time                                                  | CBPWRMD = 10, CBF = 0                                         |                 |                            |                          | 50                         | μs   |  |
|                                          |                                                       | CBPWRMD = 00, CBON = 1,<br>CBF = 1, CBFDLY = 00               |                 | 0.35                       | 0.6                      | 1.0                        |      |  |
|                                          | Propagation delay with filter                         | CBPWRMD = 00, CBON = 1,<br>CBF = 1, CBFDLY = 01               |                 | 0.6                        | 1.0                      | 1.8                        |      |  |
| t <sub>PD,filter</sub>                   | active                                                | CBPWRMD = 00, CBON = 1,<br>CBF = 1, CBFDLY = 10               |                 | 1.0                        | 1.8                      | 3.4                        | μs   |  |
|                                          |                                                       | CBPWRMD = 00, CBON = 1,<br>CBF = 1, CBFDLY = 11               |                 | 1.8                        | 3.4                      | 6.5                        |      |  |
|                                          | Comparator anabla time                                | CBON = 0 to CBON = 1<br>CBPWRMD = 00 or 01                    |                 |                            | 1                        | 2                          |      |  |
| t <sub>EN_CMP</sub>                      | Comparator enable time                                | CBON = 0 to CBON = 1<br>CBPWRMD = 10                          |                 |                            |                          | 100                        | μs   |  |
| t <sub>EN_REF</sub>                      | Resistor reference enable time                        | CBON = 0 to CBON = 1                                          |                 |                            | 1                        | 1.5                        | μs   |  |
| V <sub>CB_REF</sub>                      | Reference voltage for a given tap                     | VIN = reference into resistor ladder,<br>n = 0 to 31          |                 | VIN x<br>(n + 0.5)<br>/ 32 | VIN x<br>(n + 1)<br>/ 32 | VIN x<br>(n + 1.5)<br>/ 32 | V    |  |



# 5.41 Ports PU.0 and PU.1

|                 | PARAMETER                 | TEST CONDITIONS                                                                                                 | MIN | MAX | UNIT |
|-----------------|---------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|------|
| V <sub>OH</sub> | High-level output voltage | $V_{USB} = 3.3 \text{ V} \pm 10\%$ , $I_{OH} = -25 \text{ mA}$ .<br>See Figure 5-17 for typical characteristics | 2.4 |     | V    |
| V <sub>OL</sub> | Low-level output voltage  | $V_{USB}$ = 3.3 V ±10%, $I_{OL}$ = 25 mA.<br>See Figure 5-16 for typical characteristics                        |     | 0.4 | V    |
| V <sub>IH</sub> | High-level input voltage  | V <sub>USB</sub> = 3.3 V ±10%<br>See Figure 5-18 for typical characteristics                                    | 2.0 |     | V    |
| V <sub>IL</sub> | Low-level input voltage   | V <sub>USB</sub> = 3.3 V ±10%<br>See Figure 5-18 for typical characteristics                                    |     | 0.8 | V    |



Figure 5-16. Ports PU.0, PU.1 Typical Low-Level Output Characteristics



Figure 5-17. Ports PU.0, PU.1 Typical High-Level Output Characteristics



Figure 5-18. Ports PU.0, PU.1 Typical Input Threshold Characteristics





## 5.42 USB Output Ports (DP and DM)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER           | TEST CONDITIONS                                                      | MIN | MAX | UNIT |
|-------------------|---------------------|----------------------------------------------------------------------|-----|-----|------|
| $V_{OH}$          | D+, D- single ended | USB 2.0 load conditions                                              | 2.8 | 3.6 | V    |
| $V_{OL}$          | D+, D- single ended | USB 2.0 load conditions                                              | 0   | 0.3 | V    |
| Z(DRV)            | D+, D- impedance    | Including external series resistor of 27 $\Omega$                    | 28  | 44  | Ω    |
| t <sub>RISE</sub> | Rise time           | Full speed, differential, C <sub>L</sub> = 50 pF, 10%/90%, Rpu on D+ | 4   | 20  | ns   |
| t <sub>FALL</sub> | Fall time           | Full speed, differential, $C_L = 50 \text{ pF}$ , 10%/90%, Rpu on D+ | 4   | 20  | ns   |

## 5.43 USB Input Ports (DP and DM)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                            | MIN | MAX | UNIT |
|------------------|--------------------------------------|-----|-----|------|
| $V_{CM}$         | Differential input common mode range | 0.8 | 2.5 | V    |
| Z <sub>IN</sub>  | Input impedance                      | 300 |     | kΩ   |
| V <sub>CRS</sub> | Crossover voltage                    | 1.3 | 2.0 | V    |
| V <sub>IL</sub>  | Static SE input logic low level      |     | 8.0 | V    |
| V <sub>IH</sub>  | Static SE input logic high level     | 2.0 |     | V    |
| $V_{DI}$         | Differential input voltage           |     | 0.2 | V    |

## 5.44 USB-PWR (USB Power System)

|                      | PARAMETER                                                                                             | TEST CONDITIONS                                                                              | V <sub>CC</sub> | MIN  | TYP | MAX  | UNIT |
|----------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------|------|-----|------|------|
| V <sub>LAUNCH</sub>  | V <sub>BUS</sub> detection threshold                                                                  |                                                                                              |                 |      |     | 3.75 | V    |
| V <sub>BUS</sub>     | USB bus voltage                                                                                       | Normal operation                                                                             |                 | 3.76 |     | 5.5  | V    |
| V <sub>USB</sub>     | USB LDO output voltage                                                                                |                                                                                              |                 |      | 3.3 | ±9%  | V    |
| V <sub>18</sub>      | Internal USB voltage (1)                                                                              |                                                                                              |                 |      | 1.8 |      | V    |
| I <sub>USB_EXT</sub> | Maximum external current from VUSB terminal (2)                                                       | USB LDO is on                                                                                |                 |      |     | 12   | mA   |
| I <sub>DET</sub>     | USB LDO current overload detection (3)                                                                |                                                                                              |                 | 60   |     | 100  | mA   |
| I <sub>SUSPEND</sub> | Operating supply current into VBUS terminal (4)                                                       | USB LDO on,<br>USB PLL disabled                                                              |                 |      |     | 250  | μΑ   |
| l <sub>USB_LDO</sub> | Operating supply current into VBUS terminal, Represents the current of the 3.3-V LDO only             | USB LDO on,<br>USB 1.8-V LDO disabled,<br>V <sub>BUS</sub> = 5 V,<br>USBDETEN = 0 or 1       | 1.8 V, 3 V      |      | 60  |      | μΑ   |
| IVBUS_DETECT         | Operating supply current into VBUS terminal,<br>Represents the current of the VBUS<br>detection logic | USB LDO disabled,<br>USB 1.8-V LDO disabled,<br>VBUS > V <sub>LAUNCH</sub> ,<br>USBDETEN = 1 | 1.8 V, 3 V      |      | 30  |      | μΑ   |
| C <sub>BUS</sub>     | VBUS terminal recommended capacitance                                                                 |                                                                                              |                 |      | 4.7 |      | μF   |
| C <sub>USB</sub>     | VUSB terminal recommended capacitance                                                                 |                                                                                              |                 |      | 220 |      | nF   |
| C <sub>18</sub>      | V18 terminal recommended capacitance                                                                  |                                                                                              |                 |      | 220 |      | nF   |
| t <sub>ENABLE</sub>  | Settling time V <sub>USB</sub> and V <sub>18</sub>                                                    | Within 2%, recommended capacitances                                                          |                 |      |     | 2    | ms   |
| R <sub>PUR</sub>     | Pullup resistance of PUR terminal (5)                                                                 |                                                                                              |                 | 70   | 110 | 150  | Ω    |

<sup>1)</sup> This voltage is for internal use only. No external DC loading should be applied.

<sup>(2)</sup> This represents additional current that can be supplied to the application from the VUSB terminal beyond the needs of the USB operation.

<sup>(3)</sup> A current overload is detected when the total current supplied from the USB LDO, including I<sub>USB\_EXT</sub>, exceeds this value.

<sup>4)</sup> Does not include current contribution of Rpu and Rpd as outlined in the USB specification.

<sup>(5)</sup> This value, in series with an external resistor between PUR and D+, produces the Rpu as outlined in the USB specification.



# 5.45 USB-PLL (USB Phase-Locked Loop)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                | MIN | TYP  | MAX | UNIT |
|---------------------|--------------------------|-----|------|-----|------|
| I <sub>PLL</sub>    | Operating supply current |     |      | 7   | mA   |
| f <sub>PLL</sub>    | PLL frequency            |     | 48   |     | MHz  |
| f <sub>UPD</sub>    | PLL reference frequency  | 1.5 |      | 3   | MHz  |
| t <sub>LOCK</sub>   | PLL lock time            |     |      | 2   | ms   |
| t <sub>Jitter</sub> | PLL jitter               |     | 1000 |     | ps   |

# 5.46 Flash Memory

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                         | PARAMETER                                                                                                | TJ   | MIN             | TYP             | MAX | UNIT   |
|-----------------------------------------|----------------------------------------------------------------------------------------------------------|------|-----------------|-----------------|-----|--------|
| DV <sub>CC(PGM/ERASE)</sub>             | Program and erase supply voltage                                                                         |      | 1.8             |                 | 3.6 | V      |
| t <sub>READMARGIN</sub>                 | Read access time during marginal mode                                                                    |      |                 |                 | 200 | ns     |
| I <sub>PGM</sub>                        | Supply current from DVCC during program                                                                  |      |                 | 3               | 5   | mA     |
| I <sub>ERASE</sub>                      | Supply current from DVCC during erase                                                                    |      |                 | 2               | 6.5 | mA     |
| I <sub>MERASE</sub> , I <sub>BANK</sub> | Supply current from DVCC during mass erase or bank erase                                                 |      |                 | 2               | 6.5 | mA     |
| t <sub>CPT</sub>                        | Cumulative program time <sup>(1)</sup>                                                                   |      |                 |                 | 16  | ms     |
|                                         | Program and erase endurance                                                                              |      | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles |
| t <sub>Retention</sub>                  | Data retention duration                                                                                  | 25°C | 100             |                 |     | years  |
| t <sub>Word</sub>                       | Word or byte program time <sup>(2)</sup>                                                                 |      | 64              |                 | 85  | μs     |
| t <sub>Block, 0</sub>                   | Block program time for first byte or word (2)                                                            |      | 49              |                 | 65  | μs     |
| t <sub>Block, 1-(N-1)</sub>             | Block program time for each additional byte or word, except for last byte or $\operatorname{word}^{(2)}$ |      | 37              |                 | 49  | μs     |
| t <sub>Block, N</sub>                   | Block program time for last byte or word (2)                                                             |      | 55              |                 | 73  | μs     |
| t <sub>Erase</sub>                      | Erase time for segment, mass erase, and bank erase when available (2)                                    |      | 23              |                 | 32  | ms     |

<sup>(1)</sup> The cumulative program time must not be exceeded when writing to a 128-byte flash block. This parameter applies to all programming methods: individual word write, individual byte write, and block write modes.

# 5.47 JTAG and Spy-Bi-Wire Interface

|                       | PARAMETER                                                                 | V <sub>CC</sub> | MIN   | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------------------------------------|-----------------|-------|-----|-----|------|
| f <sub>SBW</sub>      | Spy-Bi-Wire input frequency                                               | 2.2 V, 3 V      | 0     |     | 20  | MHz  |
| t <sub>SBW,Low</sub>  | Spy-Bi-Wire low clock pulse duration                                      | 2.2 V, 3 V      | 0.025 |     | 15  | μs   |
| t <sub>SBW, En</sub>  | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge) (1) | 2.2 V, 3 V      |       |     | 1   | μs   |
| t <sub>SBW,Rst</sub>  | Spy-Bi-Wire return to normal operation time                               |                 | 15    |     | 100 | μs   |
| 4                     | TCK input frequency for 4-wire JTAG <sup>(2)</sup>                        | 2.2 V           | 0     |     | 5   | MHz  |
| f <sub>TCK</sub>      | TCK input frequency for 4-wife STAG                                       | 3 V             | 0     |     | 10  | MHz  |
| R <sub>internal</sub> | Internal pulldown resistance on TEST                                      | 2.2 V, 3 V      | 45    | 60  | 80  | kΩ   |

<sup>(1)</sup> Tools that access the Spy-Bi-Wire and BSL interfaces must wait for the t<sub>SBW,En</sub> time after the first transition of the TEST/SBWTCK pin (low to high), before the second transition of the pin (high to low) during the entry sequence.

<sup>(2)</sup> These values are hardwired into the state machine of the flash controller.

<sup>(2)</sup> f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.



# 6 Detailed Description

## 6.1 CPU (Link to User's Guide)

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock. Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers (see Figure 6-1).

Peripherals are connected to the CPU using data, address, and control buses. Peripherals can be managed with all instructions.

The instruction set consists of the original 51 instructions with three formats and seven address modes and additional instructions for the expanded address range. Each instruction can operate on word and byte data.



Figure 6-1. Integrated CPU Registers



# 6.2 Operating Modes

These microcontrollers have one active mode and six software-selectable low-power modes of operation. An interrupt event can wake up the device from any of the low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

Software can configure the following seven operating modes:

- Active mode (AM)
  - All clocks are active
- Low-power mode 0 (LPM0)
  - CPU is disabled
  - ACLK and SMCLK remain active
  - MCLK is disabled
  - FLL loop control remains active
- Low-power mode 1 (LPM1)
  - CPU is disabled
  - FLL loop control is disabled
  - ACLK and SMCLK remain active
  - MCLK is disabled
- Low-power mode 2 (LPM2)
  - CPU is disabled
  - MCLK, FLL loop control, and DCOCLK are disabled
  - DC generator of the DCO remains enabled
  - ACLK remains active
- Low-power mode 3 (LPM3)
  - CPU is disabled
  - MCLK, FLL loop control, and DCOCLK are disabled
  - DC generator of the DCO is disabled
  - ACLK remains active
- Low-power mode 4 (LPM4)
  - CPU is disabled
  - ACLK is disabled
  - MCLK, FLL loop control, and DCOCLK are disabled
  - DC generator of the DCO is disabled
  - Crystal oscillator is stopped
  - Complete data retention
- Low-power mode 4.5 (LPM4.5)
  - Internal regulator disabled
  - No data retention
  - Wake-up input from RST/NMI, P1, and P2.



#### 6.3 Interrupt Vector Addresses

The interrupt vectors and the power-up start address are in the address range 0FFFFh to 0FF80h (see Table 6-1). The vector contains the 16-bit address of the interrupt-handler instruction sequence.

Table 6-1. Interrupt Sources, Flags, and Vectors

| INTERRUPT SOURCE                                                                                           | INTERRUPT FLAG                                                                                                   | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY    |
|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------|
| System Reset Power up External reset Watchdog time-out, password violation Flash memory password violation | WDTIFG, KEYV (SYSRSTIV) <sup>(1) (2)</sup>                                                                       | Reset               | 0FFFEh          | 63, highest |
| System NMI<br>PMM<br>Vacant memory access<br>JTAG mailbox                                                  | SVMLIFG, SVMHIFG, DLYLIFG, DLYHIFG,<br>VLRLIFG, VLRHIFG, VMAIFG, JMBINIFG,<br>JMBOUTIFG (SYSSNIV) <sup>(1)</sup> | (Non)maskable       | 0FFFCh          | 62          |
| User NMI<br>NMI<br>Oscillator fault<br>Flash memory access violation                                       | NMIIFG, OFIFG, ACCVIFG, BUSIFG (SYSUNIV) <sup>(1)</sup> (2)                                                      | (Non)maskable       | 0FFFAh          | 61          |
| Comp_B                                                                                                     | Comparator B interrupt flags (CBIV) (1) (3)                                                                      | Maskable            | 0FFF8h          | 60          |
| TB0                                                                                                        | TB0CCR0 CCIFG0 (3)                                                                                               | Maskable            | 0FFF6h          | 59          |
| TB0                                                                                                        | TB0CCR1 CCIFG1 to TB0CCR6 CCIFG6,<br>TB0IFG (TB0IV) <sup>(1)</sup> (3)                                           | Maskable            | 0FFF4h          | 58          |
| Watchdog Timer_A interval timer mode                                                                       | WDTIFG                                                                                                           | Maskable            | 0FFF2h          | 57          |
| USCI_A0 receive or transmit                                                                                | UCA0RXIFG, UCA0TXIFG (UCA0IV) (1) (3)                                                                            | Maskable            | 0FFF0h          | 56          |
| USCI_B0 receive or transmit                                                                                | UCB0RXIFG, UCB0TXIFG (UCB0IV) (1) (3)                                                                            | Maskable            | 0FFEEh          | 55          |
| ADC10_A                                                                                                    | ADC10IFG0 <sup>(1)</sup> (3) (4)                                                                                 | Maskable            | 0FFECh          | 54          |
| TA0                                                                                                        | TA0CCR0 CCIFG0 <sup>(3)</sup>                                                                                    | Maskable            | 0FFEAh          | 53          |
| TA0                                                                                                        | TA0CCR1 CCIFG1 to TA0CCR4 CCIFG4,<br>TA0IFG (TA0IV) <sup>(1) (3)</sup>                                           | Maskable            | 0FFE8h          | 52          |
| USB_UBM                                                                                                    | USB interrupts (USBIV) (1) (3)                                                                                   | Maskable            | 0FFE6h          | 51          |
| DMA                                                                                                        | DMA0IFG, DMA1IFG, DMA2IFG (DMAIV) (1) (3)                                                                        | Maskable            | 0FFE4h          | 50          |
| TA1                                                                                                        | TA1CCR0 CCIFG0 <sup>(3)</sup>                                                                                    | Maskable            | 0FFE2h          | 49          |
| TA1                                                                                                        | TA1CCR1 CCIFG1 to TA1CCR2 CCIFG2,<br>TA1IFG (TA1IV) <sup>(1)</sup> (3)                                           | Maskable            | 0FFE0h          | 48          |
| I/O port P1                                                                                                | P1IFG.0 to P1IFG.7 (P1IV) <sup>(1) (3)</sup>                                                                     | Maskable            | 0FFDEh          | 47          |
| USCI_A1 receive or transmit                                                                                | UCA1RXIFG, UCA1TXIFG (UCA1IV) (1) (3)                                                                            | Maskable            | 0FFDCh          | 46          |
| USCI_B1 receive or transmit                                                                                | UCB1RXIFG, UCB1TXIFG (UCB1IV) (1) (3)                                                                            | Maskable            | 0FFDAh          | 45          |
| TA2                                                                                                        | TA2CCR0 CCIFG0 <sup>(3)</sup>                                                                                    | Maskable            | 0FFD8h          | 44          |
| TA2                                                                                                        | TA2CCR1 CCIFG1 to TA2CCR2 CCIFG2,<br>TA2IFG (TA2IV) <sup>(1)</sup> (3)                                           | Maskable            | 0FFD6h          | 43          |
| I/O port P2                                                                                                | P2IFG.0 to P2IFG.7 (P2IV) <sup>(1) (3)</sup>                                                                     | Maskable            | 0FFD4h          | 42          |
| RTC_A                                                                                                      | RTCRDYIFG, RTCTEVIFG, RTCAIFG, RT0PSIFG, RT1PSIFG (RTCIV) <sup>(1) (3)</sup>                                     | Maskable            | 0FFD2h          | 41          |
|                                                                                                            |                                                                                                                  |                     | 0FFD0h          | 40          |
| Reserved                                                                                                   | Reserved <sup>(5)</sup>                                                                                          |                     | Ē.              | :           |
|                                                                                                            |                                                                                                                  |                     | 0FF80h          | 0, lowest   |

<sup>(1)</sup> Multiple source flags

<sup>(2)</sup> A reset is generated if the CPU tries to fetch instructions from within peripheral space or vacant memory space.

<sup>(</sup>Non)maskable: the individual interrupt enable bit can disable an interrupt event, but the general interrupt enable bit cannot disable it.

<sup>(3)</sup> Interrupt flags are in the module.

<sup>4)</sup> Only on devices with ADC, otherwise reserved.

<sup>(5)</sup> Reserved interrupt vectors at addresses are not used in this device and can be used for regular program code if necessary. To maintain compatibility with other devices, TI recommends reserving these locations.



# 6.4 Memory Organization

Table 6-2 summarizes the memory map of all device variants.

Table 6-2. Memory Organization<sup>(1)</sup>

|                                                               |            | MSP430F5504<br>MSP430F5500                | MSP430F5508<br>MSP430F5505<br>MSP430F5501  | MSP430F5509<br>MSP430F5506<br>MSP430F5502  | MSP430F5510<br>MSP430F5507<br>MSP430F5503  |
|---------------------------------------------------------------|------------|-------------------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|
| Memory (flash)<br>Main: interrupt vector<br>Main: code memory | Total Size | 8KB<br>00FFFFh-00FF80h<br>00FFFFh-00E000h | 16KB<br>00FFFFh-00FF80h<br>00FFFFh-00C000h | 24KB<br>00FFFFh-00FF80h<br>00FFFFh-00A000h | 32KB<br>00FFFFh-00FF80h<br>00FFFFh-008000h |
| RAM                                                           | Sector 1   | 2KB<br>0033FFh-002C00h                    | 2KB<br>0033FFh-002C00h                     | 2KB<br>0033FFh-002C00h                     | 2KB<br>0033FFh-002C00h                     |
| RAIVI                                                         | Sector 0   | 2KB<br>002BFFh–002400h                    | 2KB<br>002BFFh–002400h                     | 2KB<br>002BFFh-002400h                     | 2KB<br>002BFFh-002400h                     |
| USB RAM <sup>(2)</sup>                                        |            | 2KB<br>0023FFh-001C00h                    | 2KB<br>0023FFh-001C00h                     | 2KB<br>0023FFh-001C00h                     | 2KB<br>0023FFh-001C00h                     |
|                                                               | Info A     | 128 B<br>0019FFh–001980h                  | 128 B<br>0019FFh–001980h                   | 128 B<br>0019FFh–001980h                   | 128 B<br>0019FFh–001980h                   |
| Information memory                                            | Info B     | 128 B<br>00197Fh–001900h                  | 128 B<br>00197Fh–001900h                   | 128 B<br>00197Fh–001900h                   | 128 B<br>00197Fh–001900h                   |
| (flash)                                                       | Info C     | 128 B<br>0018FFh–001880h                  | 128 B<br>0018FFh–001880h                   | 128 B<br>0018FFh–001880h                   | 128 B<br>0018FFh–001880h                   |
|                                                               | Info D     | 128 B<br>00187Fh–001800h                  | 128 B<br>00187Fh–001800h                   | 128 B<br>00187Fh–001800h                   | 128 B<br>00187Fh–001800h                   |
|                                                               | BSL 3      | 512 B<br>0017FFh–001600h                  | 512 B<br>0017FFh–001600h                   | 512 B<br>0017FFh–001600h                   | 512 B<br>0017FFh–001600h                   |
| Bootloader (BSL)                                              | BSL 2      | 512 B<br>0015FFh–001400h                  | 512 B<br>0015FFh–001400h                   | 512 B<br>0015FFh–001400h                   | 512 B<br>0015FFh–001400h                   |
| memory (flash)                                                | BSL 1      | 512 B<br>0013FFh–001200h                  | 512 B<br>0013FFh–001200h                   | 512 B<br>0013FFh–001200h                   | 512 B<br>0013FFh–001200h                   |
|                                                               | BSL 0      | 512 B<br>0011FFh–001000h                  | 512 B<br>0011FFh–001000h                   | 512 B<br>0011FFh–001000h                   | 512 B<br>0011FFh–001000h                   |
| Peripherals                                                   | Size       | 4KB<br>000FFFh–0h                         | 4KB<br>000FFFh-0h                          | 4KB<br>000FFFh-0h                          | 4KB<br>000FFFh–0h                          |

<sup>(1)</sup> N/A = Not available

<sup>(2)</sup> USB RAM can be used as general purpose RAM when not used for USB operation.



# 6.5 Bootloader (BSL)

The BSL enables users to program the flash memory or RAM using various serial interfaces. Access to the device memory through the BSL is protected by an user-defined password. For complete description of the features of the BSL and its implementation, see *MSP430 Programming With the Bootloader (BSL)*.

#### 6.5.1 USB BSL

All devices come preprogrammed with the USB BSL. Use of the USB BSL requires external access to six pins (see Table 6-3). In addition to these pins, the application must support external components necessary for normal USB operation (for example, proper crystal on XT2IN and XT2OUT and proper decoupling). For further details on interfacing to development tools and device programmers, see the MSP430 Hardware Tools User's Guide.

Table 6-3. USB BSL Pin Requirements and Functions

| DEVICE SIGNAL   | BSL FUNCTION                 |
|-----------------|------------------------------|
| RST/NMI/SBWTDIO | Entry sequence signal        |
| PU.0/DP         | USB data terminal DP         |
| PU.1/DM         | USB data terminal DM         |
| PUR             | USB pullup resistor terminal |
| VBUS            | USB bus power supply         |
| VSSU            | USB ground supply            |

#### NOTE

The default USB BSL evaluates the logic level of the PUR pin after a BOR reset. If it is pulled high externally, then the BSL is invoked. Therefore, unless the BSL should be invoked, it is important to keep PUR pulled low after a BOR reset, even if BSL or USB is never used. TI recommends applying a  $1-M\Omega$  resistor to ground.

#### 6.5.2 UART BSL

A UART BSL is also available that can be programmed by the user into the BSL memory by replacing the pre-programmed factory-supplied USB BSL. Use of the UART BSL requires external access to six pins (see Table 6-4). For further details on interfacing to development tools and device programmers, see the MSP430 Hardware Tools User's Guide.

Table 6-4. UART BSL Pin Requirements and Functions

| DEVICE SIGNAL   | BSL FUNCTION          |
|-----------------|-----------------------|
| RST/NMI/SBWTDIO | Entry sequence signal |
| TEST/SBWTCK     | Entry sequence signal |
| P1.1            | Data transmit         |
| P1.2            | Data receive          |
| VCC             | Power supply          |
| VSS             | Ground supply         |



#### 6.6 JTAG Operation

#### 6.6.1 JTAG Standard Interface

The MSP430 family supports the standard JTAG interface, which requires four signals for sending and receiving data. The JTAG signals are shared with general-purpose I/Os. The TEST/SBWTCK pin is used to enable the JTAG signals. In addition to these signals, the RST/NMI/SBWTDIO is required to interface with MSP430 development tools and device programmers. Table 6-5 lists the JTAG pin requirements. For further details on interfacing to development tools and device programmers, see the MSP430 Hardware Tools User's Guide. For complete description of the features of the JTAG interface and its implementation, see the MSP430 Memory Programming With the JTAG Interface.

**DEVICE SIGNAL DIRECTION FUNCTION** PJ.3/TCK IN JTAG clock input IN PJ.2/TMS JTAG state control PJ.1/TDI/TCLK IN JTAG data input, TCLK input OUT PJ.0/TDO JTAG data output TEST/SBWTCK IN Enable JTAG pins RST/NMI/SBWTDIO IN External reset VCC Power supply VSS Ground supply

Table 6-5. JTAG Pin Requirements and Functions

## 6.6.2 Spy-Bi-Wire Interface

In addition to the standard JTAG interface, the MSP430 family supports the two-wire Spy-Bi-Wire interface. Spy-Bi-Wire can be used to interface with MSP430 development tools and device programmers. Table 6-6 lists the Spy-Bi-Wire interface pin requirements. For further details on interfacing to development tools and device programmers, see the *MSP430 Hardware Tools User's Guide*. For complete description of the features of the JTAG interface and its implementation, see the *MSP430 Memory Programming With the JTAG Interface*.

 DEVICE SIGNAL
 DIRECTION
 FUNCTION

 TEST/SBWTCK
 IN
 Spy-Bi-Wire clock input

 RST/NMI/SBWTDIO
 IN, OUT
 Spy-Bi-Wire data input/output

 VCC
 Power supply

 VSS
 Ground supply

Table 6-6. Spy-Bi-Wire Pin Requirements and Functions

# 6.7 Flash Memory (Link to User's Guide)

The flash memory can be programmed through the JTAG port, Spy-Bi-Wire (SBW), the BSL, or in-system by the CPU. The CPU can perform single-byte, single-word, and long-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and four segments of information memory (A to D) of 128 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments A to D can be erased individually, or as a group with segments 0 to n. Segments A to D are also called information memory.
- Segment A can be locked separately.



#### 6.8 RAM (Link to User's Guide)

The RAM is made up of n sectors. Each sector can be completely powered down to save leakage; however, all data are lost. Features of the RAM include:

- RAM has n sectors. The size of a sector can be found in Section 6.4.
- Each sector 0 to n can be completely disabled; however, data retention is lost.
- Each sector 0 to n automatically enters low-power retention mode when possible.
- For devices that contain USB memory, the USB memory can be used as normal RAM if USB is not required.

# 6.9 Peripherals

Peripherals are connected to the CPU through data, address, and control buses. Peripherals can be handled using all instructions. For complete module descriptions, see the MSP430F5xx and MSP430F6xx Family User's Guide.

## 6.9.1 Digital I/O (Link to User's Guide)

Up to six 8-bit I/O ports are implemented: for 64-pin options, P1, P2, P4, P6, and are complete, P5 is reduced to 6-bit I/O, and P3 to 5-bit I/O. For 48-pin options, P6 is reduced to 4-bit I/O, P2 to 1-bit I/O, and P3 is completely removed. Port PJ contains four individual I/O ports, common to all devices.

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt conditions is possible.
- Pullup or pulldown on all ports is programmable.
- Drive strength on all ports is programmable.
- Edge-selectable interrupt and LPM4.5 wake-up input capability is available for all bits of ports P1 and P2.
- Read and write access to port-control registers is supported by all instructions.
- Ports can be accessed byte-wise (P1 through P6) or word-wise in pairs (PA through PC).

#### 6.9.2 Port Mapping Controller (Link to User's Guide)

The port mapping controller allows the flexible and reconfigurable mapping of digital functions to port P4 (see Table 6-7). Table 6-8 lists the default settings for all pins that support port mapping.

**Table 6-7. Port Mapping Mnemonics and Functions** 

| VALUE | PxMAPy MNEMONIC | INPUT PIN FUNCTION               | OUTPUT PIN FUNCTION          |
|-------|-----------------|----------------------------------|------------------------------|
| 0     | PM_NONE         | None                             | DVSS                         |
| 4     | PM_CBOUT0       | -                                | Comparator_B output          |
| '     | PM_TB0CLK       | TB0 clock input                  | _                            |
| 2     | PM_ADC10CLK     | -                                | ADC10CLK                     |
| 2     | PM_DMAE0        | DMAE0 input                      | -                            |
| 2     | PM_SVMOUT       | -                                | SVM output                   |
| 3     | PM_TB0OUTH      | TB0 high impedance input TB0OUTH | _                            |
| 4     | PM_TB0CCR0A     | TB0 CCR0 capture input CCI0A     | TB0 CCR0 compare output Out0 |
| 5     | PM_TB0CCR1A     | TB0 CCR1 capture input CCI1A     | TB0 CCR1 compare output Out1 |
| 6     | PM_TB0CCR2A     | TB0 CCR2 capture input CCI2A     | TB0 CCR2 compare output Out2 |
| 7     | PM_TB0CCR3A     | TB0 CCR3 capture input CCI3A     | TB0 CCR3 compare output Out3 |
| 8     | PM_TB0CCR4A     | TB0 CCR4 capture input CCI4A     | TB0 CCR4 compare output Out4 |
| 9     | PM_TB0CCR5A     | TB0 CCR5 capture input CCI5A     | TB0 CCR5 compare output Out5 |
| 10    | PM_TB0CCR6A     | TB0 CCR6 capture input CCI6A     | TB0 CCR6 compare output Out6 |

# Table 6-7. Port Mapping Mnemonics and Functions (continued)

| VALUE                    | PxMAPy MNEMONIC | INPUT PIN FUNCTION                                                                                                         | OUTPUT PIN FUNCTION                |  |
|--------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------|--|
| 11                       | PM_UCA1RXD      | USCI_A1 UART RXD (Direction                                                                                                | on controlled by USCI – input)     |  |
|                          | PM_UCA1SOMI     | USCI_A1 SPI slave out master                                                                                               | in (direction controlled by USCI)  |  |
| 12                       | PM_UCA1TXD      | USCI_A1 UART TXD (Direction                                                                                                | n controlled by USCI – output)     |  |
| 12                       | PM_UCA1SIMO     | USCI_A1 SPI slave in master o                                                                                              | ut (direction controlled by USCI)  |  |
| 13                       | PM_UCA1CLK      | USCI_A1 clock input/output (direction controlled by USCI)                                                                  |                                    |  |
| 15                       | PM_UCB1STE      | USCI_B1 SPI slave transmit ena                                                                                             | ble (direction controlled by USCI) |  |
| 14                       | PM_UCB1SOMI     | USCI_B1 SPI slave out master                                                                                               | in (direction controlled by USCI)  |  |
| 14                       | PM_UCB1SCL      | USCI_B1 I2C clock (open drain a                                                                                            | and direction controlled by USCI)  |  |
| 15                       | PM_UCB1SIMO     | USCI_B1 SPI slave in master o                                                                                              | ut (direction controlled by USCI)  |  |
| 15                       | PM_UCB1SDA      | USCI_B1 I2C data (open drain a                                                                                             | and direction controlled by USCI)  |  |
| 16                       | PM_UCB1CLK      | USCI_B1 clock input/output (                                                                                               | (direction controlled by USCI)     |  |
| 16                       | PM_UCA1STE      | USCI_A1 SPI slave transmit ena                                                                                             | ble (direction controlled by USCI) |  |
| 17                       | PM_CBOUT1       | None                                                                                                                       | Comparator_B output                |  |
| 18                       | PM_MCLK         | None                                                                                                                       | MCLK                               |  |
| 19                       | PM_RTCCLK       | None                                                                                                                       | RTCCLK output                      |  |
| 20                       | PM_UCA0RXD      | USCI_A0 UART RXD (Direction                                                                                                | on controlled by USCI – input)     |  |
| 20                       | PM_UCA0SOMI     | USCI_A0 SPI slave out master                                                                                               | in (direction controlled by USCI)  |  |
| 04                       | PM_UCA0TXD      | USCI_A0 UART TXD (Direction                                                                                                | n controlled by USCI – output)     |  |
| 21                       | PM_UCA0SIMO     | USCI_A0 SPI slave in master o                                                                                              | ut (direction controlled by USCI)  |  |
| 20                       | PM_UCA0CLK      | USCI_A0 clock input/output (                                                                                               | (direction controlled by USCI)     |  |
| 22                       | PM_UCB0STE      | USCI_B0 SPI slave transmit ena                                                                                             | ble (direction controlled by USCI) |  |
| 00                       | PM_UCB0SOMI     | USCI_B0 SPI slave out master                                                                                               | in (direction controlled by USCI)  |  |
| 23                       | PM_UCB0SCL      | USCI_B0 I2C clock (open drain a                                                                                            | and direction controlled by USCI)  |  |
| 0.4                      | PM_UCB0SIMO     | USCI_B0 SPI slave in master o                                                                                              | ut (direction controlled by USCI)  |  |
| 24                       | PM_UCB0SDA      | USCI_B0 I2C data (open drain and direction controlled by USCI)                                                             |                                    |  |
| 05                       | PM_UCB0CLK      | USCI_B0 clock input/output (direction controlled by USCI)                                                                  |                                    |  |
| 25                       | PM_UCA0STE      | USCI_A0 SPI slave transmit enable (direction controlled by USCI)                                                           |                                    |  |
| 26–30                    | Reserved        | None DVSS                                                                                                                  |                                    |  |
| 31 (0FFh) <sup>(1)</sup> | PM_ANALOG       | Disables the output driver and the input Schmitt-trigger to prevent parasitic cross currents when applying analog signals. |                                    |  |

<sup>(1)</sup> The value of the PM\_ANALOG mnemonic is set to 0FFh. The port mapping registers are only 5 bits wide, and the upper bits are ignored, which results in a read value of 31.

#### **Table 6-8. Default Mapping**

| PIN         | PxMAPy MNEMONIC        | INPUT PIN FUNCTION                                                                                                             | OUTPUT PIN FUNCTION |  |
|-------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------|--|
| P4.0/P4MAP0 | PM_UCB1STE/PM_UCA1CLK  | USCI_B1 SPI slave transmit enable (direction controlled by USCI) USCI_A1 clock input/output (direction controlled by USCI)     |                     |  |
| P4.1/P4MAP1 | PM_UCB1SIMO/PM_UCB1SDA | USCI_B1 SPI slave in master out (direction controlled by USCI) USCI_B1 I2C data (open drain and direction controlled by USCI)  |                     |  |
| P4.2/P4MAP2 | PM_UCB1SOMI/PM_UCB1SCL | USCI_B1 SPI slave out master in (direction controlled by USCI) USCI_B1 I2C clock (open drain and direction controlled by USCI) |                     |  |
| P4.3/P4MAP3 | PM_UCB1CLK/PM_UCA1STE  | USCI_A1 SPI slave transmit enable (direction controlled by USCI) USCI_B1 clock input/output (direction controlled by USCI)     |                     |  |
| P4.4/P4MAP4 | PM_UCA1TXD/PM_UCA1SIMO | USCI_A1 UART TXD (Direction controlled by USCI – output) USCI_A1 SPI slave in master out (direction controlled by USCI)        |                     |  |
| P4.5/P4MAP5 | PM_UCA1RXD/PM_UCA1SOMI | USCI_A1 UART RXD (Direction controlled by USCI – input) USCI_A1 SPI slave out master in (direction controlled by USCI)         |                     |  |
| P4.6/P4MAP6 | PM_NONE                | None DVSS                                                                                                                      |                     |  |
| P4.7/P4MAP7 | PM_NONE                | None DVSS                                                                                                                      |                     |  |



#### 6.9.3 Oscillator and System Clock (Link to User's Guide)

The clock system is supported by the Unified Clock System (UCS) module that includes support for a 32kHz watch crystal oscillator (XT1 LF mode; XT1 HF mode is not supported), an internal very-low-power low-frequency oscillator (VLO), an internal trimmed low-frequency oscillator (REFO), an integrated internal digitally controlled oscillator (DCO), and a high-frequency crystal oscillator (XT2). The UCS module is designed to meet the requirements of both low system cost and low power consumption. The UCS module features digital frequency locked loop (FLL) hardware that, in conjunction with a digital modulator, stabilizes the DCO frequency to a programmable multiple of the selected FLL reference frequency. The internal DCO provides a fast turnon clock source and stabilizes in less than 5 µs. The UCS module provides the following clock signals:

- Auxiliary clock (ACLK), sourced from the XT1, XT2, VLO, REFO, or DCO.
- Main clock (MCLK), the system clock used by the CPU. MCLK can be sourced by same sources made available to ACLK.
- Sub-Main clock (SMCLK), the subsystem clock used by the peripheral modules. SMCLK can be sourced by same sources made available to ACLK.
- ACLK/n, the buffered output of ACLK, ACLK/2, ACLK/4, ACLK/8, ACLK/16, ACLK/32.

## 6.9.4 Power-Management Module (PMM) (Link to User's Guide)

The PMM includes an integrated voltage regulator that supplies the core voltage to the device and contains programmable output levels to provide for power optimization. The PMM also includes supply voltage supervisor (SVS) and supply voltage monitoring (SVM) circuitry, as well as brownout protection. The brownout circuit is implemented to provide the proper internal reset signal to the device during poweron and power-off. The SVS and SVM circuitry detects if the supply voltage drops below a user-selectable level and supports both supply voltage supervision (the device is automatically reset) and supply voltage monitoring (the device is not automatically reset). SVS and SVM circuitry is available on the primary supply and core supply.

# 6.9.5 Hardware Multiplier (MPY) (Link to User's Guide)

The multiplication operation is supported by a dedicated peripheral module. The module performs operations with 32-, 24-, 16-, and 8-bit operands. The module supports signed and unsigned multiplication as well as signed and unsigned multiply-and-accumulate operations.

#### 6.9.6 Real-Time Clock (RTC\_A) (Link to User's Guide)

The RTC\_A module can be used as a general-purpose 32-bit counter (counter mode) or as an integrated real-time clock (RTC) (calendar mode). In counter mode, the RTC\_A also includes two independent 8-bit timers that can be cascaded to form a 16-bit timer or counter. Both timers can be read and written by software. Calendar mode integrates an internal calendar that compensates for months with less than 31 days and includes leap year correction. The RTC\_A also supports flexible alarm functions and offsetcalibration hardware.

# 6.9.7 Watchdog Timer (WDT\_A) (Link to User's Guide)

The primary function of the WDT A module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as an interval timer and can generate interrupts at selected time intervals.

MSP430F5504 MSP430F5503 MSP430F5502 MSP430F5501 MSP430F5500



# 6.9.8 System Module (SYS) (Link to User's Guide)

The SYS module handles many of the system functions within the device. These include power on reset and power up clear handling, NMI source selection and management, reset interrupt vector generators, bootloader entry mechanisms, and configuration management (device descriptors). It also includes a data exchange mechanism through JTAG called a JTAG mailbox that can be used in the application. Table 6-9 lists the SYS module interrupt vector registers.

Table 6-9. System Module Interrupt Vector Registers

| INTERRUPT VECTOR REGISTER | ADDRESS | INTERRUPT EVENT                     | VALUE      | PRIORITY |
|---------------------------|---------|-------------------------------------|------------|----------|
|                           |         | No interrupt pending                | 00h        |          |
|                           |         | Brownout (BOR)                      | 02h        | Highest  |
|                           |         | RST/NMI (POR)                       | 04h        |          |
|                           |         | PMMSWBOR (BOR)                      | 06h        |          |
|                           |         | Wake up from LPMx.5                 | 08h        |          |
|                           |         | Security violation (BOR)            | 0Ah        |          |
|                           |         | SVSL (POR)                          | 0Ch        |          |
|                           |         | SVSH (POR)                          | 0Eh        |          |
| CVCDCTIV Custom Boost     | 019Eh   | SVML_OVP (POR)                      | 10h        |          |
| SYSRSTIV, System Reset    | 019En   | SVMH_OVP (POR)                      | 12h        |          |
|                           |         | PMMSWPOR (POR)                      | 14h        |          |
|                           |         | WDT time-out (PUC)                  | 16h        |          |
|                           |         | WDT password violation (PUC)        | 18h        |          |
|                           |         | KEYV flash password violation (PUC) | 1Ah        |          |
|                           |         | Reserved                            | 1Ch        |          |
|                           |         | Peripheral area fetch (PUC)         | 1Eh        |          |
|                           |         | PMM password violation (PUC)        | 20h        |          |
|                           |         | Reserved                            | 22h to 3Eh | Lowest   |
|                           |         | No interrupt pending                | 00h        |          |
|                           |         | SVMLIFG                             | 02h        | Highest  |
|                           |         | SVMHIFG                             | 04h        |          |
|                           |         | SVSMLDLYIFG                         | 06h        |          |
|                           |         | SVSMHDLYIFG                         | 08h        |          |
| SYSSNIV, System NMI       | 019Ch   | VMAIFG                              | 0Ah        |          |
|                           |         | JMBINIFG                            | 0Ch        |          |
|                           |         | JMBOUTIFG                           | 0Eh        |          |
|                           |         | SVMLVLRIFG                          | 10h        |          |
|                           |         | SVMHVLRIFG                          | 12h        |          |
|                           |         | Reserved                            | 14h to 1Eh | Lowest   |
|                           |         | No interrupt pending                | 00h        |          |
|                           |         | NMIIFG                              | 02h        | Highest  |
| CVCLINII\/ Lloor NIMI     | 01045   | OFIFG                               | 04h        |          |
| SYSUNIV, User NMI         | 019Ah   | ACCVIFG                             | 06h        |          |
|                           |         | Reserved                            | 08h        |          |
|                           |         | Reserved                            | 0Ah to 1Eh | Lowest   |



#### 6.9.9 DMA Controller (Link to User's Guide)

The DMA controller allows movement of data from one memory address to another without CPU intervention. For example, the DMA controller can be used to move data from the ADC10\_A conversion register to RAM. Using the DMA controller can increase the throughput of peripheral modules. The DMA controller reduces system power consumption by allowing the CPU to remain in sleep mode, without having to awaken to move data to or from a peripheral.

Table 6-10 lists the DMA trigger assignments, which are also used by the USB timestamp generator.

Table 6-10. DMA Trigger Assignments<sup>(1)</sup>

| TRICOTR |                          | CHANNEL                  |                          |
|---------|--------------------------|--------------------------|--------------------------|
| TRIGGER | 0                        | 1                        | 2                        |
| 0       | DMAREQ                   | DMAREQ                   | DMAREQ                   |
| 1       | TA0CCR0 CCIFG            | TA0CCR0 CCIFG            | TA0CCR0 CCIFG            |
| 2       | TA0CCR2 CCIFG            | TA0CCR2 CCIFG            | TA0CCR2 CCIFG            |
| 3       | TA1CCR0 CCIFG            | TA1CCR0 CCIFG            | TA1CCR0 CCIFG            |
| 4       | TA1CCR2 CCIFG            | TA1CCR2 CCIFG            | TA1CCR2 CCIFG            |
| 5       | TA2CCR0 CCIFG            | TA2CCR0 CCIFG            | TA2CCR0 CCIFG            |
| 6       | TA2CCR2 CCIFG            | TA2CCR2 CCIFG            | TA2CCR2 CCIFG            |
| 7       | TB0CCR0 CCIFG            | TB0CCR0 CCIFG            | TB0CCR0 CCIFG            |
| 8       | TB0CCR2 CCIFG            | TB0CCR2 CCIFG            | TB0CCR2 CCIFG            |
| 9       | Reserved                 | Reserved                 | Reserved                 |
| 10      | Reserved                 | Reserved                 | Reserved                 |
| 11      | Reserved                 | Reserved                 | Reserved                 |
| 12      | Reserved                 | Reserved                 | Reserved                 |
| 13      | Reserved                 | Reserved                 | Reserved                 |
| 14      | Reserved                 | Reserved                 | Reserved                 |
| 15      | Reserved                 | Reserved                 | Reserved                 |
| 16      | UCA0RXIFG                | UCA0RXIFG                | UCA0RXIFG                |
| 17      | UCA0TXIFG                | UCA0TXIFG                | UCA0TXIFG                |
| 18      | UCB0RXIFG                | UCB0RXIFG                | UCB0RXIFG                |
| 19      | UCB0TXIFG                | UCB0TXIFG                | UCB0TXIFG                |
| 20      | UCA1RXIFG                | UCA1RXIFG                | UCA1RXIFG                |
| 21      | UCA1TXIFG                | UCA1TXIFG                | UCA1TXIFG                |
| 22      | UCB1RXIFG                | UCB1RXIFG                | UCB1RXIFG                |
| 23      | UCB1TXIFG                | UCB1TXIFG                | UCB1TXIFG                |
| 24      | ADC10IFG0 <sup>(2)</sup> | ADC10IFG0 <sup>(2)</sup> | ADC10IFG0 <sup>(2)</sup> |
| 25      | Reserved                 | Reserved                 | Reserved                 |
| 26      | Reserved                 | Reserved                 | Reserved                 |
| 27      | USB FNRXD                | USB FNRXD                | USB FNRXD                |
| 28      | USB ready                | USB ready                | USB ready                |
| 29      | MPY ready                | MPY ready                | MPY ready                |
| 30      | DMA2IFG                  | DMA0IFG                  | DMA1IFG                  |
| 31      | DMAE0                    | DMAE0                    | DMAE0                    |

<sup>(1)</sup> If a reserved trigger source is selected, no Trigger1 is generated.

MSP430F5504 MSP430F5503 MSP430F5502 MSP430F5501 MSP430F5500

<sup>(2)</sup> Only on devices with ADC. Reserved on devices without ADC.

# 6.9.10 Universal Serial Communication Interface (USCI) (Links to User's Guide: UART Mode, SPI Mode, &C Mode)

The USCI modules are used for serial data communication. The USCI module supports synchronous communication protocols such as SPI (3- or 4-pin) and I<sup>2</sup>C, and asynchronous communication protocols such as UART, enhanced UART with automatic baud-rate detection, and IrDA. Each USCI module contains two portions, A and B.

The USCI\_An module provides support for SPI (3- or 4-pin), UART, enhanced UART, or IrDA.

The USCI\_Bn module provides support for SPI (3- or 4-pin) or I<sup>2</sup>C.

The MSP430F55xx series includes two complete USCI modules (n = 0, 1).

# 6.9.11 TA0 (Link to User's Guide)

TA0 is a 16-bit timer/counter (Timer\_A type) with five capture/compare registers. TA0 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-11). TA0 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 6-11. TA0 Signal Connections

| INPUT PIN   | NUMBER  | DEVICE              | MODULE          | MODULE | MODULE           | DEVICE           | OUTPUT P                                                 | N NUMBER                                                 |
|-------------|---------|---------------------|-----------------|--------|------------------|------------------|----------------------------------------------------------|----------------------------------------------------------|
| RGC, ZQE    | RGZ, PT | INPUT<br>SIGNAL     | INPUT<br>SIGNAL | BLOCK  | OUTPUT<br>SIGNAL | OUTPUT<br>SIGNAL | RGC, ZQE                                                 | RGZ, PT                                                  |
| 18, H2-P1.0 | 14-P1.0 | TA0CLK              | TACLK           |        |                  |                  |                                                          |                                                          |
|             |         | ACLK (internal)     | ACLK            | Timer  | NA               | NA               |                                                          |                                                          |
|             |         | SMCLK (internal)    | SMCLK           | rimer  | INA              | INA              |                                                          |                                                          |
| 18, H2-P1.0 | 14-P1.0 | TA0CLK              | TACLK           |        |                  |                  |                                                          |                                                          |
| 19, H3-P1.1 | 15-P1.1 | TA0.0               | CCI0A           |        |                  |                  | 19, H3-P1.1                                              | 15-P1.1                                                  |
|             |         | DV <sub>SS</sub>    | CCI0B           | CCDO   | TA0              | TAO 0            |                                                          |                                                          |
|             |         | DV <sub>SS</sub>    | GND             | CCR0   | TA0              | TA0.0            |                                                          |                                                          |
|             |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |                                                          |                                                          |
| 20, J3-P1.2 | 16-P1.2 | TA0.1               | CCI1A           |        |                  |                  | 20, J3-P1.2                                              | 16-P1.2                                                  |
|             |         | CBOUT<br>(internal) | CCI1B           | CCR1   | TA1              | TA0.1            | ADC10<br>(internal) <sup>(1)</sup><br>ADC10SHSx =<br>{1} | ADC10<br>(internal) <sup>(1)</sup><br>ADC10SHSx =<br>{1} |
|             |         | DV <sub>SS</sub>    | GND             |        |                  |                  |                                                          |                                                          |
|             |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |                                                          |                                                          |
| 21, G4-P1.3 | 17-P1.3 | TA0.2               | CCI2A           |        |                  |                  | 21, G4-P1.3                                              | 17-P1.3                                                  |
|             |         | ACLK (internal)     | CCI2B           | CCR2   | TA2              | TA0.2            |                                                          |                                                          |
|             |         | DV <sub>SS</sub>    | GND             |        |                  |                  |                                                          |                                                          |
|             |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |                                                          |                                                          |
| 22, H4-P1.4 | 18-P1.4 | TA0.3               | CCI3A           |        |                  |                  | 22, H4-P1.4                                              | 18-P1.4                                                  |
|             |         | DV <sub>SS</sub>    | CCI3B           | CCR3   | TA3              | TAO 2            |                                                          |                                                          |
|             |         | $DV_SS$             | GND             | CCRS   | IAS              | TA0.3            |                                                          |                                                          |
|             |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |                                                          |                                                          |
| 23, J4-P1.5 | 19-P1.5 | TA0.4               | CCI4A           |        |                  |                  | 23, J4-P1.5                                              | 19-P1.5                                                  |
|             |         | DV <sub>SS</sub>    | CCI4B           | CCR4   | TA4              | TA0.4            |                                                          |                                                          |
|             |         | DV <sub>SS</sub>    | GND             | CCN4   | 174              | 170.4            |                                                          |                                                          |
|             |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |                                                          |                                                          |

<sup>(1)</sup> Only on devices with ADC.



#### 6.9.12 TA1 (Link to User's Guide)

TA1 is a 16-bit timer/counter (Timer\_A type) with three capture/compare registers. TA1 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-12). TA1 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 6-12. TA1 Signal Connections

| INPUT PIN   | NUMBER  | DEVICE              | MODULE          | MODULE | MODULE           | DEVICE           | OUTPUT PI   | N NUMBER |  |
|-------------|---------|---------------------|-----------------|--------|------------------|------------------|-------------|----------|--|
| RGC, ZQE    | RGZ, PT | INPUT<br>SIGNAL     | INPUT<br>SIGNAL | BLOCK  | OUTPUT<br>SIGNAL | OUTPUT<br>SIGNAL | RGC, ZQE    | RGZ, PT  |  |
| 24, G5-P1.6 | 20-P1.6 | TA1CLK              | TACLK           |        |                  |                  |             |          |  |
|             |         | ACLK<br>(internal)  | ACLK            | Timer  | NA               | NA               |             |          |  |
|             |         | SMCLK<br>(internal) | SMCLK           | rimer  | INA              | INA              |             |          |  |
| 24, G5-P1.6 | 20-P1.6 | TA1CLK              | TACLK           |        |                  |                  |             |          |  |
| 25, H5-P1.7 | 21-P1.7 | TA1.0               | CCI0A           | CCR0   |                  |                  | 25, H5-P1.7 | 21-P1.7  |  |
|             |         | DV <sub>SS</sub>    | CCI0B           |        | TA0              | TA4.0            |             |          |  |
|             |         | DV <sub>SS</sub>    | GND             |        | TA0              | IAU              | TA1.0       |          |  |
|             |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |             |          |  |
| 26, J5-P2.0 | 22-P2.0 | TA1.1               | CCI1A           | CCR1   |                  |                  | 26, J5-P2.0 | 22-P2.0  |  |
|             |         | CBOUT (internal)    | CCI1B           |        | CCR1             | TA1              | TA1.1       |          |  |
|             |         | DV <sub>SS</sub>    | GND             |        |                  |                  |             |          |  |
|             |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |             |          |  |
| 27, G6-P2.1 |         | TA1.2               | CCI2A           |        |                  |                  | 27, G6-P2.1 |          |  |
|             |         | ACLK<br>(internal)  | CCI2B           | CCR2   | TA2              | TA1.2            |             |          |  |
|             |         | DV <sub>SS</sub>    | GND             |        |                  |                  |             |          |  |
|             |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |             |          |  |



# 6.9.13 TA2 (Link to User's Guide)

TA2 is a 16-bit timer/counter (Timer\_A type) with three capture/compare registers. TA2 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-13). TA2 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 6-13. TA2 Signal Connections

| INPUT PIN   | NUMBER  | DEVICE              | MODULE          | MODULE | MODULE           | DEVICE           | OUTPUT PI   | N NUMBER |             |  |
|-------------|---------|---------------------|-----------------|--------|------------------|------------------|-------------|----------|-------------|--|
| RGC, ZQE    | RGZ, PT | INPUT<br>SIGNAL     | INPUT<br>SIGNAL | BLOCK  | OUTPUT<br>SIGNAL | OUTPUT<br>SIGNAL | RGC, ZQE    | RGZ, PT  |             |  |
| 28, J6-P2.2 |         | TA2CLK              | TACLK           |        |                  |                  |             |          |             |  |
|             |         | ACLK<br>(internal)  | ACLK            | Timor  | NA               | NA               |             |          |             |  |
|             |         | SMCLK<br>(internal) | SMCLK           | Timer  | Timer            | INA              | IVA         |          |             |  |
| 28, J6-P2.2 |         | TA2CLK              | TACLK           |        |                  |                  |             |          |             |  |
| 29, H6-P2.3 |         | TA2.0               | CCI0A           |        |                  |                  | 29, H6-P2.3 |          |             |  |
|             |         | DV <sub>SS</sub>    | CCI0B           | CCR0   | TA0              | TA2.0            |             |          |             |  |
|             |         | DV <sub>SS</sub>    | GND             | CCRU   | TAU              | IAU              | IAU         | 172.0    |             |  |
|             |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |             |          |             |  |
| 30, J7-P2.4 |         | TA2.1               | CCI1A           | CCR1   | CCR1             |                  |             |          | 30, J7-P2.4 |  |
|             |         | CBOUT (internal)    | CCI1B           |        |                  | TA1              | TA2.1       |          |             |  |
|             |         | DV <sub>SS</sub>    | GND             |        |                  |                  |             |          |             |  |
|             |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |             |          |             |  |
| 31, J8-P2.5 |         | TA2.2               | CCI2A           |        |                  |                  | 31, J8-P2.5 |          |             |  |
|             |         | ACLK<br>(internal)  | CCI2B           | CCR2   | TA2              | TA2.2            |             |          |             |  |
|             |         | DV <sub>SS</sub>    | GND             |        |                  |                  |             |          |             |  |
|             |         | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |             | ·        |             |  |



#### 6.9.14 TB0 (Link to User's Guide)

TB0 is a 16-bit timer/counter (Timer\_B type) with seven capture/compare registers. TB0 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-14). TB0 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 6-14. TB0 Signal Connections

| INPUT PIN               | NUMBER                 | DEVICE              | MODULE          | MODULE | MODULE           | DEVICE           | OUTPUT PI                                     | N NUMBER                                                 |     |       |     |       |  |  |
|-------------------------|------------------------|---------------------|-----------------|--------|------------------|------------------|-----------------------------------------------|----------------------------------------------------------|-----|-------|-----|-------|--|--|
| RGC, ZQE <sup>(1)</sup> | RGZ, PT <sup>(1)</sup> | INPUT<br>SIGNAL     | INPUT<br>SIGNAL | BLOCK  | OUTPUT<br>SIGNAL | OUTPUT<br>SIGNAL | RGC, ZQE <sup>(1)</sup>                       | RGZ, PT <sup>(1)</sup>                                   |     |       |     |       |  |  |
|                         |                        | TB0CLK              | TBCLK           |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | ACLK<br>(internal)  | ACLK            | T:     | _                |                  | NIA                                           |                                                          |     |       |     |       |  |  |
|                         |                        | SMCLK<br>(internal) | SMCLK           | Timer  | NA               | NA               |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | TB0CLK              | TBCLK           |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | TB0.0               | CCI0A           | CODO   | TDO              | TDOO             | ADC10 (internal) $^{(2)}$ ADC10SHSx = $\{2\}$ | ADC10<br>(internal) <sup>(2)</sup><br>ADC10SHSx =<br>{2} |     |       |     |       |  |  |
|                         |                        | TB0.0               | CCI0B           | CCR0   | TB0              | TB0.0            |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | DV <sub>SS</sub>    | GND             |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | TB0.1               | CCI1A           |        |                  |                  | ADC10 (internal)<br>ADC10SHSx = {3}           | ADC10 (internal)<br>ADC10SHSx =<br>{3}                   |     |       |     |       |  |  |
|                         |                        | CBOUT (internal)    | CCI1B           | CCR1   | TB1              | TB1              | TB0.1                                         |                                                          |     |       |     |       |  |  |
|                         |                        | DV <sub>SS</sub>    | GND             |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | TB0.2               | CCI2A           |        |                  | TB0.2            |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | TB0.2               | CCI2B           | CCR2   | TB2              |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | DV <sub>SS</sub>    | GND             | CONZ   | 102              | I DZ             | 102                                           | 102                                                      | 102 | 102   | 102 | 100.2 |  |  |
|                         |                        | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | TB0.3               | CCI3A           |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | TB0.3               | CCI3B           | CCR3   | TB3 TE           | TD2              | TD2                                           | TD2                                                      | TD2 | TB0.3 |     |       |  |  |
|                         |                        | DV <sub>SS</sub>    | GND             | CONS   |                  | 100.3            |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | TB0.4               | CCI4A           |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | TB0.4               | CCI4B           | CCR4   | TB4              | TB0.4            |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | DV <sub>SS</sub>    | GND             | CCR4   | 104              | 100.4            |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | TB0.5               | CCI5A           |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | TB0.5               | CCI5B           | CCP5   | TB5              | TB0.5            |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | DV <sub>SS</sub>    | GND             | CCR5   | 100              | 100.5            |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | TB0.6               | CCI6A           |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | ACLK<br>(internal)  | CCI6B           | CCR6   | TB6              | TB6              | TB0.6                                         |                                                          |     |       |     |       |  |  |
|                         |                        | DV <sub>SS</sub>    | GND             |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |
|                         |                        | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |                  |                                               |                                                          |     |       |     |       |  |  |

<sup>(1)</sup> Timer functions selectable through the port mapping controller.

<sup>(2)</sup> Only on devices with ADC.



#### 6.9.15 Comparator\_B (Link to User's Guide)

The primary function of the Comparator\_B module is to support precision slope analog-to-digital conversions, battery voltage supervision, and monitoring of external analog signals.

#### 6.9.16 ADC10\_A (Link to User's Guide)

The ADC10\_A module supports fast 10-bit analog-to-digital conversions. The module implements a 10-bit SAR core, sample select control, reference generator, and a conversion result buffer. A window comparator with lower and upper limits allows CPU-independent result monitoring with three window comparator interrupt flags.

# 6.9.17 CRC16 (Link to User's Guide)

The CRC16 module produces a signature based on a sequence of entered data values and can be used for data checking purposes. The CRC16 module signature is based on the CRC-CCITT standard.

#### 6.9.18 Reference (REF) Voltage Reference (Link to User's Guide)

The REF module is responsible for generation of all critical reference voltages that can be used by the various analog peripherals in the device.

# 6.9.19 Universal Serial Bus (USB) (Link to User's Guide)

The USB module is a fully integrated USB interface that is compliant with the USB 2.0 specification. The module supports full-speed operation of control, interrupt, and bulk transfers. The module includes an integrated LDO, PHY, and PLL. The PLL is highly flexible and supports a wide range of input clock frequencies. USB RAM, when not used for USB communication, can be used by the system.

# 6.9.20 Embedded Emulation Module (EEM) (S Version) (Link to User's Guide)

The EEM supports real-time in-system debugging. The S version of the EEM has the following features:

- Three hardware triggers or breakpoints on memory access
- One hardware trigger or breakpoint on CPU register write access
- Up to four hardware triggers can be combined to form complex triggers or breakpoints
- One cycle counter
- Clock control on module level



# 6.10 Peripheral File Map

Table 6-15 lists the base address for the registers of all supported peripherals.

Table 6-15. Peripherals

| MODULE NAME                                 | BASE ADDRESS | OFFSET ADDRESS<br>RANGE |
|---------------------------------------------|--------------|-------------------------|
| Special Functions (see Table 6-16)          | 0100h        | 000h-01Fh               |
| PMM (see Table 6-17)                        | 0120h        | 000h-010h               |
| Flash Control (see Table 6-18)              | 0140h        | 000h-00Fh               |
| CRC16 (see Table 6-19)                      | 0150h        | 000h-007h               |
| RAM Control (see Table 6-20)                | 0158h        | 000h–001h               |
| Watchdog (see Table 6-21)                   | 015Ch        | 000h–001h               |
| UCS (see Table 6-22)                        | 0160h        | 000h-01Fh               |
| SYS (see Table 6-23)                        | 0180h        | 000h-01Fh               |
| Shared Reference (see Table 6-24)           | 01B0h        | 000h-001h               |
| Port Mapping Control (see Table 6-25)       | 01C0h        | 000h-002h               |
| Port Mapping Port P4 (see Table 6-25)       | 01E0h        | 000h-007h               |
| Port P1, P2 (see Table 6-26)                | 0200h        | 000h-01Fh               |
| Port P3, P4 (see Table 6-27)                | 0220h        | 000h-00Bh               |
| Port P5, P6 (see Table 6-28)                | 0240h        | 000h-00Bh               |
| Port PJ (see Table 6-29)                    | 0320h        | 000h-01Fh               |
| TA0 (see Table 6-30)                        | 0340h        | 000h-02Eh               |
| TA1 (see Table 6-31)                        | 0380h        | 000h-02Eh               |
| TB0 (see Table 6-32)                        | 03C0h        | 000h-02Eh               |
| TA2 (see Table 6-33)                        | 0400h        | 000h-02Eh               |
| Real-Time Clock (RTC_A) (see Table 6-34)    | 04A0h        | 000h-01Bh               |
| 32-Bit Hardware Multiplier (see Table 6-35) | 04C0h        | 000h-02Fh               |
| DMA General Control (see Table 6-36)        | 0500h        | 000h-00Fh               |
| DMA Channel 0 (see Table 6-36)              | 0510h        | 000h-00Ah               |
| DMA Channel 1 (see Table 6-36)              | 0520h        | 000h-00Ah               |
| DMA Channel 2 (see Table 6-36)              | 0530h        | 000h-00Ah               |
| USCI_A0 (see Table 6-37)                    | 05C0h        | 000h-01Fh               |
| USCI_B0 (see Table 6-38)                    | 05E0h        | 000h-01Fh               |
| USCI_A1 (see Table 6-39)                    | 0600h        | 000h-01Fh               |
| USCI_B1 (see Table 6-40)                    | 0620h        | 000h-01Fh               |
| ADC10_A (see Table 6-41)                    | 0740h        | 000h-01Fh               |
| Comparator_B (see Table 6-42)               | 08C0h        | 000h-00Fh               |
| USB configuration (see Table 6-43)          | 0900h        | 000h–014h               |
| USB control (see Table 6-44)                | 0920h        | 000h–01Fh               |



# Table 6-16. Special Function Registers (Base Address: 0100h)

| REGISTER DESCRIPTION  | REGISTER | OFFSET |
|-----------------------|----------|--------|
| SFR interrupt enable  | SFRIE1   | 00h    |
| SFR interrupt flag    | SFRIFG1  | 02h    |
| SFR reset pin control | SFRRPCR  | 04h    |

# Table 6-17. PMM Registers (Base Address: 0120h)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| PMM control 0            | PMMCTL0  | 00h    |
| PMM control 1            | PMMCTL1  | 02h    |
| SVS high-side control    | SVSMHCTL | 04h    |
| SVS low-side control     | SVSMLCTL | 06h    |
| PMM interrupt flags      | PMMIFG   | 0Ch    |
| PMM interrupt enable     | PMMIE    | 0Eh    |
| PMM power mode 5 control | PM5CTL0  | 10h    |

#### Table 6-18. Flash Control Registers (Base Address: 0140h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| Flash control 1      | FCTL1    | 00h    |
| Flash control 3      | FCTL3    | 04h    |
| Flash control 4      | FCTL4    | 06h    |

#### Table 6-19. CRC16 Registers (Base Address: 0150h)

| REGISTER DESCRIPTION          | REGISTER  | OFFSET |
|-------------------------------|-----------|--------|
| CRC data input                | CRC16DI   | 00h    |
| CRC data input reverse byte   | CRCDIRB   | 02h    |
| CRC initialization and result | CRCINIRES | 04h    |
| CRC result reverse byte       | CRCRESR   | 06h    |

#### Table 6-20. RAM Control Registers (Base Address: 0158h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| RAM control 0        | RCCTL0   | 00h    |

# Table 6-21. Watchdog Registers (Base Address: 015Ch)

| REGISTER DESCRIPTION   | REGISTER | OFFSET |
|------------------------|----------|--------|
| Watchdog timer control | WDTCTL   | 00h    |



## Table 6-22. UCS Registers (Base Address: 0160h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| UCS control 0        | UCSCTL0  | 00h    |
| UCS control 1        | UCSCTL1  | 02h    |
| UCS control 2        | UCSCTL2  | 04h    |
| UCS control 3        | UCSCTL3  | 06h    |
| UCS control 4        | UCSCTL4  | 08h    |
| UCS control 5        | UCSCTL5  | 0Ah    |
| UCS control 6        | UCSCTL6  | 0Ch    |
| UCS control 7        | UCSCTL7  | 0Eh    |
| UCS control 8        | UCSCTL8  | 10h    |

# Table 6-23. SYS Registers (Base Address: 0180h)

| REGISTER DESCRIPTION          | REGISTER  | OFFSET |
|-------------------------------|-----------|--------|
| System control                | SYSCTL    | 00h    |
| Bootloader configuration area | SYSBSLC   | 02h    |
| JTAG mailbox control          | SYSJMBC   | 06h    |
| JTAG mailbox input 0          | SYSJMBI0  | 08h    |
| JTAG mailbox input 1          | SYSJMBI1  | 0Ah    |
| JTAG mailbox output 0         | SYSJMBO0  | 0Ch    |
| JTAG mailbox output 1         | SYSJMBO1  | 0Eh    |
| Bus error vector generator    | SYSBERRIV | 18h    |
| User NMI vector generator     | SYSUNIV   | 1Ah    |
| System NMI vector generator   | SYSSNIV   | 1Ch    |
| Reset vector generator        | SYSRSTIV  | 1Eh    |

#### Table 6-24. Shared Reference Registers (Base Address: 01B0h)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| Shared reference control | REFCTL   | 00h    |

# Table 6-25. Port Mapping Registers (Base Address of Port Mapping Control: 01C0h, Port P4: 01E0h)

| REGISTER DESCRIPTION | REGISTER  | OFFSET |
|----------------------|-----------|--------|
| Port mapping key/ID  | PMAPKEYID | 00h    |
| Port mapping control | PMAPCTL   | 02h    |
| Port P4.0 mapping    | P4MAP0    | 00h    |
| Port P4.1 mapping    | P4MAP1    | 01h    |
| Port P4.2 mapping    | P4MAP2    | 02h    |
| Port P4.3 mapping    | P4MAP3    | 03h    |
| Port P4.4 mapping    | P4MAP4    | 04h    |
| Port P4.5 mapping    | P4MAP5    | 05h    |
| Port P4.6 mapping    | P4MAP6    | 06h    |
| Port P4.7 mapping    | P4MAP7    | 07h    |

# Table 6-26. Port P1, P2 Registers (Base Address: 0200h)

| REGISTER DESCRIPTION          | REGISTER | OFFSET |
|-------------------------------|----------|--------|
| Port P1 input                 | P1IN     | 00h    |
| Port P1 output                | P1OUT    | 02h    |
| Port P1 direction             | P1DIR    | 04h    |
| Port P1 resistor enable       | P1REN    | 06h    |
| Port P1 drive strength        | P1DS     | 08h    |
| Port P1 selection             | P1SEL    | 0Ah    |
| Port P1 interrupt vector word | P1IV     | 0Eh    |
| Port P1 interrupt edge select | P1IES    | 18h    |
| Port P1 interrupt enable      | P1IE     | 1Ah    |
| Port P1 interrupt flag        | P1IFG    | 1Ch    |
| Port P2 input                 | P2IN     | 01h    |
| Port P2 output                | P2OUT    | 03h    |
| Port P2 direction             | P2DIR    | 05h    |
| Port P2 resistor enable       | P2REN    | 07h    |
| Port P2 drive strength        | P2DS     | 09h    |
| Port P2 selection             | P2SEL    | 0Bh    |
| Port P2 interrupt vector word | P2IV     | 1Eh    |
| Port P2 interrupt edge select | P2IES    | 19h    |
| Port P2 interrupt enable      | P2IE     | 1Bh    |
| Port P2 interrupt flag        | P2IFG    | 1Dh    |

# Table 6-27. Port P3, P4 Registers (Base Address: 0220h)

| REGISTER DESCRIPTION    | REGISTER | OFFSET |
|-------------------------|----------|--------|
| Port P3 input           | P3IN     | 00h    |
| Port P3 output          | P3OUT    | 02h    |
| Port P3 direction       | P3DIR    | 04h    |
| Port P3 resistor enable | P3REN    | 06h    |
| Port P3 drive strength  | P3DS     | 08h    |
| Port P3 selection       | P3SEL    | 0Ah    |
| Port P4 input           | P4IN     | 01h    |
| Port P4 output          | P4OUT    | 03h    |
| Port P4 direction       | P4DIR    | 05h    |
| Port P4 resistor enable | P4REN    | 07h    |
| Port P4 drive strength  | P4DS     | 09h    |
| Port P4 selection       | P4SEL    | 0Bh    |



# Table 6-28. Port P5, P6 Registers (Base Address: 0240h)

| REGISTER DESCRIPTION    | REGISTER | OFFSET |
|-------------------------|----------|--------|
| Port P5 input           | P5IN     | 00h    |
| Port P5 output          | P5OUT    | 02h    |
| Port P5 direction       | P5DIR    | 04h    |
| Port P5 resistor enable | P5REN    | 06h    |
| Port P5 drive strength  | P5DS     | 08h    |
| Port P5 selection       | P5SEL    | 0Ah    |
| Port P6 input           | P6IN     | 01h    |
| Port P6 output          | P6OUT    | 03h    |
| Port P6 direction       | P6DIR    | 05h    |
| Port P6 resistor enable | P6REN    | 07h    |
| Port P6 drive strength  | P6DS     | 09h    |
| Port P6 selection       | P6SEL    | 0Bh    |

# Table 6-29. Port J Registers (Base Address: 0320h)

| REGISTER DESCRIPTION    | REGISTER | OFFSET |
|-------------------------|----------|--------|
| Port PJ input           | PJIN     | 00h    |
| Port PJ output          | PJOUT    | 02h    |
| Port PJ direction       | PJDIR    | 04h    |
| Port PJ resistor enable | PJREN    | 06h    |
| Port PJ drive strength  | PJDS     | 08h    |

# Table 6-30. TA0 Registers (Base Address: 0340h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA0 control               | TA0CTL   | 00h    |
| Capture/compare control 0 | TA0CCTL0 | 02h    |
| Capture/compare control 1 | TA0CCTL1 | 04h    |
| Capture/compare control 2 | TA0CCTL2 | 06h    |
| Capture/compare control 3 | TA0CCTL3 | 08h    |
| Capture/compare control 4 | TA0CCTL4 | 0Ah    |
| TA0 counter               | TAOR     | 10h    |
| Capture/compare 0         | TA0CCR0  | 12h    |
| Capture/compare 1         | TA0CCR1  | 14h    |
| Capture/compare 2         | TA0CCR2  | 16h    |
| Capture/compare 3         | TA0CCR3  | 18h    |
| Capture/compare 4         | TA0CCR4  | 1Ah    |
| TA0 expansion 0           | TA0EX0   | 20h    |
| TA0 interrupt vector      | TAOIV    | 2Eh    |



# Table 6-31. TA1 Registers (Base Address: 0380h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA1 control               | TA1CTL   | 00h    |
| Capture/compare control 0 | TA1CCTL0 | 02h    |
| Capture/compare control 1 | TA1CCTL1 | 04h    |
| Capture/compare control 2 | TA1CCTL2 | 06h    |
| TA1 counter               | TA1R     | 10h    |
| Capture/compare 0         | TA1CCR0  | 12h    |
| Capture/compare 1         | TA1CCR1  | 14h    |
| Capture/compare 2         | TA1CCR2  | 16h    |
| TA1 expansion 0           | TA1EX0   | 20h    |
| TA1 interrupt vector      | TA1IV    | 2Eh    |

# Table 6-32. TB0 Registers (Base Address: 03C0h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TB0 control               | TB0CTL   | 00h    |
| Capture/compare control 0 | TB0CCTL0 | 02h    |
| Capture/compare control 1 | TB0CCTL1 | 04h    |
| Capture/compare control 2 | TB0CCTL2 | 06h    |
| Capture/compare control 3 | TB0CCTL3 | 08h    |
| Capture/compare control 4 | TB0CCTL4 | 0Ah    |
| Capture/compare control 5 | TB0CCTL5 | 0Ch    |
| Capture/compare control 6 | TB0CCTL6 | 0Eh    |
| TB0 counter               | TB0R     | 10h    |
| Capture/compare 0         | TB0CCR0  | 12h    |
| Capture/compare 1         | TB0CCR1  | 14h    |
| Capture/compare 2         | TB0CCR2  | 16h    |
| Capture/compare 3         | TB0CCR3  | 18h    |
| Capture/compare 4         | TB0CCR4  | 1Ah    |
| Capture/compare 5         | TB0CCR5  | 1Ch    |
| Capture/compare 6         | TB0CCR6  | 1Eh    |
| TB0 expansion 0           | TB0EX0   | 20h    |
| TB0 interrupt vector      | TB0IV    | 2Eh    |

# Table 6-33. TA2 Registers (Base Address: 0400h)

| REGISTER DESCRIPTION      | REGISTER | OFFSET |
|---------------------------|----------|--------|
| TA2 control               | TA2CTL   | 00h    |
| Capture/compare control 0 | TA2CCTL0 | 02h    |
| Capture/compare control 1 | TA2CCTL1 | 04h    |
| Capture/compare control 2 | TA2CCTL2 | 06h    |
| TA2 counter               | TA2R     | 10h    |
| Capture/compare 0         | TA2CCR0  | 12h    |
| Capture/compare 1         | TA2CCR1  | 14h    |
| Capture/compare 2         | TA2CCR2  | 16h    |
| TA2 expansion 0           | TA2EX0   | 20h    |
| TA2 interrupt vector      | TA2IV    | 2Eh    |



# Table 6-34. Real-Time Clock Registers (Base Address: 04A0h)

| REGISTER DESCRIPTION               | REGISTER       | OFFSET |
|------------------------------------|----------------|--------|
| RTC control 0                      | RTCCTL0        | 00h    |
| RTC control 1                      | RTCCTL1        | 01h    |
| RTC control 2                      | RTCCTL2        | 02h    |
| RTC control 3                      | RTCCTL3        | 03h    |
| RTC prescaler 0 control            | RTCPS0CTL      | 08h    |
| RTC prescaler 1 control            | RTCPS1CTL      | 0Ah    |
| RTC prescaler 0                    | RTCPS0         | 0Ch    |
| RTC prescaler 1                    | RTCPS1         | 0Dh    |
| RTC interrupt vector word          | RTCIV          | 0Eh    |
| RTC seconds/counter 1              | RTCSEC/RTCNT1  | 10h    |
| RTC minutes/counter 2              | RTCMIN/RTCNT2  | 11h    |
| RTC hours/counter 3                | RTCHOUR/RTCNT3 | 12h    |
| RTC day of week/counter register 4 | RTCDOW/RTCNT4  | 13h    |
| RTC days                           | RTCDAY         | 14h    |
| RTC month                          | RTCMON         | 15h    |
| RTC year low                       | RTCYEARL       | 16h    |
| RTC year high                      | RTCYEARH       | 17h    |
| RTC alarm minutes                  | RTCAMIN        | 18h    |
| RTC alarm hours                    | RTCAHOUR       | 19h    |
| RTC alarm day of week              | RTCADOW        | 1Ah    |
| RTC alarm days                     | RTCADAY        | 1Bh    |



# Table 6-35. 32-Bit Hardware Multiplier Registers (Base Address: 04C0h)

| REGISTER DESCRIPTION                                    | REGISTER  | OFFSET |
|---------------------------------------------------------|-----------|--------|
| 16-bit operand 1 – multiply                             | MPY       | 00h    |
| 16-bit operand 1 – signed multiply                      | MPYS      | 02h    |
| 16-bit operand 1 – multiply accumulate                  | MAC       | 04h    |
| 16-bit operand 1 – signed multiply accumulate           | MACS      | 06h    |
| 16-bit operand 2                                        | OP2       | 08h    |
| 16 x 16 result low word                                 | RESLO     | 0Ah    |
| 16 x 16 result high word                                | RESHI     | 0Ch    |
| 16 x 16 sum extension register                          | SUMEXT    | 0Eh    |
| 32-bit operand 1 – multiply low word                    | MPY32L    | 10h    |
| 32-bit operand 1 – multiply high word                   | MPY32H    | 12h    |
| 32-bit operand 1 – signed multiply low word             | MPYS32L   | 14h    |
| 32-bit operand 1 – signed multiply high word            | MPYS32H   | 16h    |
| 32-bit operand 1 – multiply accumulate low word         | MAC32L    | 18h    |
| 32-bit operand 1 – multiply accumulate high word        | MAC32H    | 1Ah    |
| 32-bit operand 1 – signed multiply accumulate low word  | MACS32L   | 1Ch    |
| 32-bit operand 1 – signed multiply accumulate high word | MACS32H   | 1Eh    |
| 32-bit operand 2 – low word                             | OP2L      | 20h    |
| 32-bit operand 2 – high word                            | OP2H      | 22h    |
| 32 × 32 result 0 – least significant word               | RES0      | 24h    |
| 32 x 32 result 1                                        | RES1      | 26h    |
| 32 x 32 result 2                                        | RES2      | 28h    |
| 32 × 32 result 3 – most significant word                | RES3      | 2Ah    |
| MPY32 control 0                                         | MPY32CTL0 | 2Ch    |



# Table 6-36. DMA Registers (Base Address DMA General Control: 0500h, DMA Channel 0: 0510h, DMA Channel 1: 0520h, DMA Channel 2: 0530h)

| REGISTER DESCRIPTION                   | REGISTER | OFFSET |
|----------------------------------------|----------|--------|
| DMA channel 0 control                  | DMA0CTL  | 00h    |
| DMA channel 0 source address low       | DMA0SAL  | 02h    |
| DMA channel 0 source address high      | DMA0SAH  | 04h    |
| DMA channel 0 destination address low  | DMA0DAL  | 06h    |
| DMA channel 0 destination address high | DMA0DAH  | 08h    |
| DMA channel 0 transfer size            | DMA0SZ   | 0Ah    |
| DMA channel 1 control                  | DMA1CTL  | 00h    |
| DMA channel 1 source address low       | DMA1SAL  | 02h    |
| DMA channel 1 source address high      | DMA1SAH  | 04h    |
| DMA channel 1 destination address low  | DMA1DAL  | 06h    |
| DMA channel 1 destination address high | DMA1DAH  | 08h    |
| DMA channel 1 transfer size            | DMA1SZ   | 0Ah    |
| DMA channel 2 control                  | DMA2CTL  | 00h    |
| DMA channel 2 source address low       | DMA2SAL  | 02h    |
| DMA channel 2 source address high      | DMA2SAH  | 04h    |
| DMA channel 2 destination address low  | DMA2DAL  | 06h    |
| DMA channel 2 destination address high | DMA2DAH  | 08h    |
| DMA channel 2 transfer size            | DMA2SZ   | 0Ah    |
| DMA module control 0                   | DMACTL0  | 00h    |
| DMA module control 1                   | DMACTL1  | 02h    |
| DMA module control 2                   | DMACTL2  | 04h    |
| DMA module control 3                   | DMACTL3  | 06h    |
| DMA module control 4                   | DMACTL4  | 08h    |
| DMA interrupt vector                   | DMAIV    | 0Ah    |

### Table 6-37. USCI\_A0 Registers (Base Address: 05C0h)

| REGISTER DESCRIPTION       | REGISTER   | OFFSET |
|----------------------------|------------|--------|
| USCI control 1             | UCA0CTL1   | 00h    |
| USCI control 0             | UCA0CTL0   | 01h    |
| USCI baud rate 0           | UCA0BR0    | 06h    |
| USCI baud rate 1           | UCA0BR1    | 07h    |
| USCI modulation control    | UCA0MCTL   | 08h    |
| USCI status                | UCA0STAT   | 0Ah    |
| USCI receive buffer        | UCA0RXBUF  | 0Ch    |
| USCI transmit buffer       | UCA0TXBUF  | 0Eh    |
| USCI LIN control           | UCA0ABCTL  | 10h    |
| USCI IrDA transmit control | UCA0IRTCTL | 12h    |
| USCI IrDA receive control  | UCA0IRRCTL | 13h    |
| USCI interrupt enable      | UCA0IE     | 1Ch    |
| USCI interrupt flags       | UCA0IFG    | 1Dh    |
| USCI interrupt vector word | UCA0IV     | 1Eh    |



# Table 6-38. USCI\_B0 Registers (Base Address: 05E0h)

| REGISTER DESCRIPTION             | REGISTER  | OFFSET |
|----------------------------------|-----------|--------|
| USCI synchronous control 1       | UCB0CTL1  | 00h    |
| USCI synchronous control 0       | UCB0CTL0  | 01h    |
| USCI synchronous bit rate 0      | UCB0BR0   | 06h    |
| USCI synchronous bit rate 1      | UCB0BR1   | 07h    |
| USCI synchronous status          | UCB0STAT  | 0Ah    |
| USCI synchronous receive buffer  | UCB0RXBUF | 0Ch    |
| USCI synchronous transmit buffer | UCB0TXBUF | 0Eh    |
| USCI I2C own address             | UCB0I2COA | 10h    |
| USCI I2C slave address           | UCB0I2CSA | 12h    |
| USCI interrupt enable            | UCB0IE    | 1Ch    |
| USCI interrupt flags             | UCB0IFG   | 1Dh    |
| USCI interrupt vector word       | UCB0IV    | 1Eh    |

## Table 6-39. USCI\_A1 Registers (Base Address: 0600h)

| REGISTER DESCRIPTION       | REGISTER   | OFFSET |
|----------------------------|------------|--------|
| USCI control 1             | UCA1CTL1   | 00h    |
| USCI control 0             | UCA1CTL0   | 01h    |
| USCI baud rate 0           | UCA1BR0    | 06h    |
| USCI baud rate 1           | UCA1BR1    | 07h    |
| USCI modulation control    | UCA1MCTL   | 08h    |
| USCI status                | UCA1STAT   | 0Ah    |
| USCI receive buffer        | UCA1RXBUF  | 0Ch    |
| USCI transmit buffer       | UCA1TXBUF  | 0Eh    |
| USCI LIN control           | UCA1ABCTL  | 10h    |
| USCI IrDA transmit control | UCA1IRTCTL | 12h    |
| USCI IrDA receive control  | UCA1IRRCTL | 13h    |
| USCI interrupt enable      | UCA1IE     | 1Ch    |
| USCI interrupt flags       | UCA1IFG    | 1Dh    |
| USCI interrupt vector word | UCA1IV     | 1Eh    |

# Table 6-40. USCI\_B1 Registers (Base Address: 0620h)

| REGISTER DESCRIPTION             | REGISTER  | OFFSET |
|----------------------------------|-----------|--------|
| USCI synchronous control 1       | UCB1CTL1  | 00h    |
| USCI synchronous control 0       | UCB1CTL0  | 01h    |
| USCI synchronous bit rate 0      | UCB1BR0   | 06h    |
| USCI synchronous bit rate 1      | UCB1BR1   | 07h    |
| USCI synchronous status          | UCB1STAT  | 0Ah    |
| USCI synchronous receive buffer  | UCB1RXBUF | 0Ch    |
| USCI synchronous transmit buffer | UCB1TXBUF | 0Eh    |
| USCI I2C own address             | UCB1I2COA | 10h    |
| USCI I2C slave address           | UCB1I2CSA | 12h    |
| USCI interrupt enable            | UCB1IE    | 1Ch    |
| USCI interrupt flags             | UCB1IFG   | 1Dh    |
| USCI interrupt vector word       | UCB1IV    | 1Eh    |



## Table 6-41. ADC10\_A Registers (Base Address: 0740h)

| REGISTER DESCRIPTION                     | REGISTER   | OFFSET |
|------------------------------------------|------------|--------|
| ADC10_A control 0                        | ADC10CTL0  | 00h    |
| ADC10_A control 1                        | ADC10CTL1  | 02h    |
| ADC10_A control 2                        | ADC10CTL2  | 04h    |
| ADC10_A window comparator low threshold  | ADC10LO    | 06h    |
| ADC10_A window comparator high threshold | ADC10HI    | 08h    |
| ADC10_A memory control 0                 | ADC10MCTL0 | 0Ah    |
| ADC10_A conversion memory                | ADC10MEM0  | 12h    |
| ADC10_A interrupt enable                 | ADC10IE    | 1Ah    |
| ADC10_A interrupt flags                  | ADC10IGH   | 1Ch    |
| ADC10_A interrupt vector word            | ADC10IV    | 1Eh    |

## Table 6-42. Comparator\_B Registers (Base Address: 08C0h)

| REGISTER DESCRIPTION         | REGISTER | OFFSET |
|------------------------------|----------|--------|
| Comp_B control 0             | CBCTL0   | 00h    |
| Comp_B control 1             | CBCTL1   | 02h    |
| Comp_B control 2             | CBCTL2   | 04h    |
| Comp_B control 3             | CBCTL3   | 06h    |
| Comp_B interrupt             | CBINT    | 0Ch    |
| Comp_B interrupt vector word | CBIV     | 0Eh    |



# Table 6-43. USB Configuration Registers (Base Address: 0900h)

| REGISTER DESCRIPTION     | REGISTER   | OFFSET |
|--------------------------|------------|--------|
| USB key/ID               | USBKEYPID  | 00h    |
| USB module configuration | USBCNF     | 02h    |
| USB PHY control          | USBPHYCTL  | 04h    |
| USB power control        | USBPWRCTL  | 08h    |
| USB PLL control          | USBPLLCTL  | 10h    |
| USB PLL divider          | USBPLLDIVB | 12h    |
| USB PLL interrupts       | USBPLLIR   | 14h    |

## Table 6-44. USB Control Registers (Base Address: 0920h)

| REGISTER DESCRIPTION              | REGISTER    | OFFSET |
|-----------------------------------|-------------|--------|
| Input endpoint_0 configuration    | USBIEPCNF_0 | 00h    |
| Input endpoint_0 byte count       | USBIEPCNT_0 | 01h    |
| Output endpoint_0 configuration   | USBOEPCNF_0 | 02h    |
| Output endpoint_0 byte count      | USBOEPCNT_0 | 03h    |
| Input endpoint interrupt enables  | USBIEPIE    | 0Eh    |
| Output endpoint interrupt enables | USBOEPIE    | 0Fh    |
| Input endpoint interrupt flags    | USBIEPIFG   | 10h    |
| Output endpoint interrupt flags   | USBOEPIFG   | 11h    |
| USB interrupt vector              | USBIV       | 12h    |
| USB maintenance                   | USBMAINT    | 16h    |
| Time stamp                        | USBTSREG    | 18h    |
| USB frame number                  | USBFN       | 1Ah    |
| USB control                       | USBCTL      | 1Ch    |
| USB interrupt enables             | USBIE       | 1Dh    |
| USB interrupt flags               | USBIFG      | 1Eh    |
| Function address                  | USBFUNADR   | 1Fh    |



## 6.11 Input/Output Diagrams

# 6.11.1 Port P1 (P1.0 to P1.7) Input/Output With Schmitt Trigger

Figure 6-2 shows the port diagram. Table 6-45 summarizes the selection of the pin functions.



Figure 6-2. Port P1 (P1.0 to P1.7) Diagram



# Table 6-45. Port P1 (P1.0 to P1.7) Pin Functions

| DIN NAME (D1)     |   | FUNCTION           | CONTROL BIT | S OR SIGNALS |
|-------------------|---|--------------------|-------------|--------------|
| PIN NAME (P1.x)   | x | FUNCTION           | P1DIR.x     | P1SEL.x      |
|                   |   | P1.0 (I/O)         | I: 0; O: 1  | 0            |
| P1.0/TA0CLK/ACLK  | 0 | TAOCLK             | 0           | 1            |
|                   |   | ACLK               | 1           | 1            |
|                   |   | P1.1 (I/O)         | I: 0; O: 1  | 0            |
| P1.1/TA0.0        | 1 | TA0.CCI0A          | 0           | 1            |
|                   |   | TA0.0              | 1           | 1            |
|                   |   | P1.2 (I/O)         | I: 0; O: 1  | 0            |
| P1.2/TA0.1        | 2 | TA0.CCI1A          | 0           | 1            |
|                   |   | TA0.1              | 1           | 1            |
|                   |   | P1.3 (I/O)         | I: 0; O: 1  | 0            |
| P1.3/TA0.2        | 3 | TA0.CCI2A          | 0           | 1            |
|                   |   | TA0.2              | 1           | 1            |
|                   |   | P1.4 (I/O)         | I: 0; O: 1  | 0            |
| P1.4/TA0.3        | 4 | TA0.CCI3A          | 0           | 1            |
|                   |   | TA0.3              | 1           | 1            |
|                   |   | P1.5 (I/O)         | I: 0; O: 1  | 0            |
| P1.5/TA0.4        | 5 | TA0.CCI4A          | 0           | 1            |
|                   |   | TA0.4              | 1           | 1            |
|                   |   | P1.6 (I/O)         | I: 0; O: 1  | 0            |
| P1.6/TA1CLK/CBOUT | 6 | TA1CLK             | 0           | 1            |
|                   |   | CBOUT comparator B | 1           | 1            |
|                   |   | P1.7 (I/O)         | I: 0; O: 1  | 0            |
| P1.7/TA1.0        | 7 | TA1.CCI0A          | 0           | 1            |
|                   |   | TA1.0              | 1           | 1            |



# 6.11.2 Port P2 (P2.0 to P2.7) Input/Output With Schmitt Trigger

Figure 6-3 shows the port diagram. Table 6-46 summarizes the selection of the pin functions.



Figure 6-3. Port P2 (P2.0 to P2.7) Diagram



## Table 6-46. Port P2 (P2.0 to P2.7) Pin Functions

| PIN NAME (P2.x) x FUNCTION |          | FUNCTION               | CONTROL BITS | CONTROL BITS OR SIGNALS <sup>(1)</sup> |  |  |
|----------------------------|----------|------------------------|--------------|----------------------------------------|--|--|
|                            | FUNCTION | P2DIR.x                | P2SEL.x      |                                        |  |  |
|                            |          | P2.0 (I/O)             | I: 0; O: 1   | 0                                      |  |  |
| P2.0/TA1.1                 | 0        | TA1.CCI1A              | 0            | 1                                      |  |  |
|                            |          | TA1.1                  | 1            | 1                                      |  |  |
|                            |          | P2.1 (I/O)             | I: 0; O: 1   | 0                                      |  |  |
| P2.1/TA1.2                 | 1        | TA1.CCI2A              | 0            | 1                                      |  |  |
|                            |          | TA1.2                  | 1            | 1                                      |  |  |
|                            |          | P2.2 (I/O)             | I: 0; O: 1   | 0                                      |  |  |
| P2.2/TA2CLK/SMCLK          | 2        | TA2CLK                 | 0            | 1                                      |  |  |
|                            |          | SMCLK                  | 1            | 1                                      |  |  |
|                            |          | P2.3 (I/O)             | I: 0; O: 1   | 0                                      |  |  |
| P2.3/TA2.0                 | 3        | TA2.CCI0A              | 0            | 1                                      |  |  |
|                            |          | TA2.0                  | 1            | 1                                      |  |  |
|                            |          | P2.4 (I/O)             | I: 0; O: 1   | 0                                      |  |  |
| P2.4/TA2.1                 | 4        | TA2.CCI1A              | 0            | 1                                      |  |  |
|                            |          | TA2.1                  | 1            | 1                                      |  |  |
|                            |          | P2.5 (I/O)             | I: 0; O: 1   | 0                                      |  |  |
| P2.5/TA2.2                 | 5        | TA2.CCI2A              | 0            | 1                                      |  |  |
|                            |          | TA2.2                  | 1            | 1                                      |  |  |
| P2.6/RTCCLK/DMAE0          |          | P2.6 (I/O)             | I: 0; O: 1   | 0                                      |  |  |
|                            | 6        | DMAE0                  | 0            | 1                                      |  |  |
|                            |          | RTCCLK                 | 1            | 1                                      |  |  |
| D2 7/LICDOSTE/LICAGOLI/    | 7        | P2.7 (I/O)             | I: 0; O: 1   | 0                                      |  |  |
| P2.7/UCB0STE/UCA0CLK       | 7        | UCB0STE/UCA0CLK(2) (3) | X            | 1                                      |  |  |

<sup>(1)</sup> X = Don't care

<sup>2)</sup> The pin direction is controlled by the USCI module.

<sup>(3)</sup> UCAOCLK function takes precedence over UCBOSTE function. If the pin is required as UCAOCLK input or output, USCI\_B0 is forced to 3-wire SPI mode if 4-wire SPI mode is selected.



## 6.11.3 Port P3 (P3.0 to P3.4) Input/Output With Schmitt Trigger

Figure 6-4 shows the port diagram. Table 6-47 summarizes the selection of the pin functions.



Figure 6-4. Port P3 (P3.0 to P3.7) Diagram

Table 6-47. Port P3 (P3.0 to P3.7) Pin Functions

| PIN NAME (P3.x)                | x | FUNCTION                        | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |  |
|--------------------------------|---|---------------------------------|----------------------------------------|---------|--|
|                                |   | FUNCTION                        | P3DIR.x                                | P3SEL.x |  |
| D0 0 // 10 D0 0 1 1 0 D0 0 D 1 |   | P3.0 (I/O)                      | I: 0; O: 1                             | 0       |  |
| P3.0/UCB0SIMO/UCB0SDA          | 0 | UCB0SIMO/UCB0SDA (2) (3)        | X                                      | 1       |  |
| P3.1/UCB0SOMI/UCB0SCL 1        | 1 | P3.1 (I/O)                      | I: 0; O: 1                             | 0       |  |
|                                | ' | UCB0SOMI/UCB0SCL (2) (3)        | X                                      | 1       |  |
| P3.2/UCB0CLK/UCA0STE 2         | 2 | P3.2 (I/O)                      | I: 0; O: 1                             | 0       |  |
|                                |   | UCB0CLK/UCA0STE (2) (4)         | X                                      | 1       |  |
| P3.3/UCA0TXD/UCA0SIMO          | 3 | P3.3 (I/O)                      | I: 0; O: 1                             | 0       |  |
|                                |   | UCA0TXD/UCA0SIMO <sup>(2)</sup> | X                                      | 1       |  |
| P3.4/UCA0RXD/UCA0SOMI          | 4 | P3.4 (I/O)                      | I: 0; O: 1                             | 0       |  |
|                                | 4 | UCA0RXD/UCA0SOMI(2)             | X                                      | 1       |  |

X = Don't care

The pin direction is controlled by the USCI module. (2)

<sup>(3)</sup> If the I<sup>2</sup>C functionality is selected, the output drives only the logical 0 to V<sub>SS</sub> level.

UCB0CLK function takes precedence over UCA0STE function. If the pin is required as UCB0CLK input or output, USCI\_A0 is forced to 3-wire SPI mode if 4-wire SPI mode is selected.

# 6.11.4 Port P4 (P4.0 to P4.7) Input/Output With Schmitt Trigger

Figure 6-5 shows the port diagram. Table 6-48 summarizes the selection of the pin functions.



Figure 6-5. Port P4 (P4.0 to P4.7) Diagram

Table 6-48. Port P4 (P4.0 to P4.7) Pin Functions

|                    |                                 | FILLOTION                         | CONTR                  | CONTROL BITS OR SIGNALS |        |  |  |  |  |
|--------------------|---------------------------------|-----------------------------------|------------------------|-------------------------|--------|--|--|--|--|
| PIN NAME (P4.x)    | X                               | FUNCTION                          | P4DIR.x <sup>(1)</sup> | P4SEL.x                 | P4MAPx |  |  |  |  |
| D4.0/D4MAD0        |                                 | P4.0 (I/O)                        | I: 0; O: 1             | 0                       | Х      |  |  |  |  |
| P4.0/P4MAP0        | U                               | Mapped secondary digital function | Х                      | 1                       | ≤ 30   |  |  |  |  |
| D4.4/D4MAD4        | 4                               | P4.1 (I/O)                        | I: 0; O: 1             | 0                       | Х      |  |  |  |  |
| P4.1/P4MAP1        | 1                               | Mapped secondary digital function | X                      | 1                       | ≤ 30   |  |  |  |  |
| D4 0/D4M4 D0       | 0                               | P4.2 (I/O)                        | I: 0; O: 1             | 0                       | Х      |  |  |  |  |
| P4.2/P4MAP2        | 2                               | Mapped secondary digital function | X                      | 1                       | ≤ 30   |  |  |  |  |
| D4 2/D4MAD2        | 2                               | P4.3 (I/O)                        | I: 0; O: 1             | 0                       | Х      |  |  |  |  |
| P4.3/P4MAP3        | 3                               | Mapped secondary digital function | Х                      | 1                       | ≤ 30   |  |  |  |  |
| D4.4/D4MAD4        | 4                               | P4.4 (I/O)                        | I: 0; O: 1             | 0                       | Х      |  |  |  |  |
| P4.4/P4MAP4        | 0<br>1<br>2<br>3<br>4<br>5<br>6 | Mapped secondary digital function | X                      | 1                       | ≤ 30   |  |  |  |  |
| DA E/DAMA DE       | _                               | P4.5 (I/O)                        | I: 0; O: 1             | 0                       | Х      |  |  |  |  |
| P4.5/P4MAP5        | 5                               | Mapped secondary digital function | Х                      | 1                       | ≤ 30   |  |  |  |  |
| D4 C/D4MADC        | 6                               | P4.6 (I/O)                        | I: 0; O: 1             | 0                       | Х      |  |  |  |  |
| P4.6/P4MAP6        | р                               | Mapped secondary digital function | Х                      | 1                       | ≤ 30   |  |  |  |  |
| D 4 7 /D 414 A D 7 | 7                               | P4.7 (I/O)                        | I: 0; O: 1             | 0                       | Х      |  |  |  |  |
| P4.7/P4MAP7        | '                               | Mapped secondary digital function | X                      | 1                       | ≤ 30   |  |  |  |  |

<sup>(1)</sup> The direction of some mapped secondary functions are controlled directly by the module. See Table 6-7 for specific direction control information of mapped secondary functions.



# 6.11.5 Port P5 (P5.0 and P5.1) Input/Output With Schmitt Trigger

Figure 6-6 shows the port diagram. Table 6-49 summarizes the selection of the pin functions.



Figure 6-6. Port P5 (P5.0 and P5.1) Diagram

Table 6-49. Port P5 (P5.0 and P5.1) Pin Functions

| DIN NAME (D5 v)               | x   | FUNCTION                  | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |  |  |
|-------------------------------|-----|---------------------------|----------------------------------------|---------|--|--|
| PIN NAME (P5.x)               |     | FUNCTION                  | P5DIR.x                                | P5SEL.x |  |  |
| DE 0/404/- DEE (2)            | 0   | P5.0 (I/O) <sup>(3)</sup> | I: 0; O: 1                             | 0       |  |  |
| P5.0/A8/VeREF+ <sup>(2)</sup> |     | A8/VeREF+ <sup>(4)</sup>  | Х                                      | 1       |  |  |
| P5.1/A9/VeREF-(5)             | 1 1 | P5.1 (I/O) <sup>(3)</sup> | I: 0; O: 1                             | 0       |  |  |
|                               |     | A9/VeREF- <sup>(6)</sup>  | Х                                      | 1       |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> VeREF+ available on devices with ADC10\_A.

<sup>(3)</sup> Default condition

<sup>(4)</sup> Setting the P5SEL.0 bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. An external voltage can be applied to VeREF+ and used as the reference for the ADC10\_A when available.

<sup>(5)</sup> VeREF- available on devices with ADC10\_A.

<sup>(6)</sup> Setting the P5SEL.1 bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. An external voltage can be applied to VeREF- and used as the reference for the ADC10\_A when available.

# 6.11.6 Port P5 (P5.2) Input/Output With Schmitt Trigger

Figure 6-7 shows the port diagram. Table 6-50 summarizes the selection of the pin functions.



Figure 6-7. Port P5 (P5.2) Diagram



## 6.11.7 Port P5 (P5.3) Input/Output With Schmitt Trigger

Figure 6-8 shows the port diagram. Table 6-50 summarizes the selection of the pin functions.



Figure 6-8. Port P5 (P5.3) Diagram

Table 6-50. Port P5 (P5.2 and P5.3) Pin Functions

| DIN NAME (DE)   |   | FUNCTION                  | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |         |           |  |  |  |  |
|-----------------|---|---------------------------|----------------------------------------|---------|---------|-----------|--|--|--|--|
| PIN NAME (P5.x) | X | FUNCTION                  | P5DIR.x                                | P5SEL.2 | P5SEL.3 | XT2BYPASS |  |  |  |  |
| P5.2/XT2IN      |   | P5.2 (I/O)                | I: 0; O: 1                             | 0       | Х       | Х         |  |  |  |  |
|                 | 2 | XT2IN crystal mode (2)    | Х                                      | 1       | Х       | 0         |  |  |  |  |
|                 |   | XT2IN bypass mode (2)     | Х                                      | 1       | Х       | 1         |  |  |  |  |
|                 |   | P5.3 (I/O)                | I: 0; O: 1                             | 0       | 0       | Х         |  |  |  |  |
| P5.3/XT2OUT     | 3 | XT2OUT crystal mode (3)   | Х                                      | 1       | Х       | 0         |  |  |  |  |
|                 |   | P5.3 (I/O) <sup>(3)</sup> | Х                                      | 1       | 0       | 1         |  |  |  |  |

X = Don't care

Setting P5SEL.2 causes the general-purpose I/O to be disabled. Pending the setting of XT2BYPASS, P5.2 is configured for crystal mode or bypass mode.

Setting P5SEL.2 causes the general-purpose I/O to be disabled in crystal mode. When using bypass mode, P5.3 can be used as general-purpose I/O.

## 6.11.8 Port P5 (P5.4 and P5.5) Input/Output With Schmitt Trigger

Figure 6-9 and Figure 6-10 show the port diagrams. Table 6-51 summarizes the selection of the pin functions.



Figure 6-9. Port P5 (P5.4) Diagram





Figure 6-10. Port P5 (P5.5) Diagram

Table 6-51. Port P5 (P5.4 and P5.5) Pin Functions

| DINI NAME (D7 v) |   | FUNCTION                         |            | CONTROL BITS OR SIGNALS <sup>(1)</sup> |         |           |  |  |  |  |  |
|------------------|---|----------------------------------|------------|----------------------------------------|---------|-----------|--|--|--|--|--|
| PIN NAME (P7.x)  | X | FUNCTION                         | P5DIR.x    | P5SEL.4                                | P5SEL.5 | XT1BYPASS |  |  |  |  |  |
| P5.4/XIN         |   | P5.4 (I/O)                       | I: 0; O: 1 | 0                                      | X       | Х         |  |  |  |  |  |
|                  | 4 | XIN crystal mode <sup>(2)</sup>  | Х          | 1                                      | X       | 0         |  |  |  |  |  |
|                  |   | XIN bypass mode <sup>(2)</sup>   | Х          | 1                                      | X       | 1         |  |  |  |  |  |
|                  |   | P5.5 (I/O)                       | I: 0; O: 1 | 0                                      | 0       | Х         |  |  |  |  |  |
| P5.5/XOUT        | 5 | XOUT crystal mode <sup>(3)</sup> | Х          | 1                                      | Х       | 0         |  |  |  |  |  |
|                  |   | P5.5 (I/O) <sup>(3)</sup>        | Х          | 1                                      | 0       | 1         |  |  |  |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Setting P5SEL.4 causes the general-purpose I/O to be disabled. Pending the setting of XT1BYPASS, P5.4 is configured for crystal mode or bypass mode.

<sup>(3)</sup> Setting P5SEL.4 causes the general-purpose I/O to be disabled in crystal mode. When using bypass mode, P5.5 can be used as general-purpose I/O.

## 6.11.9 Port P6 (P6.0 to P6.7) Input/Output With Schmitt Trigger

Figure 6-11 shows the port diagram. Table 6-52 summarizes the selection of the pin functions.



Figure 6-11. Port P6 (P6.0 to P6.7) Diagram



## Table 6-52. Port P6 (P6.0 to P6.7) Pin Functions

| DIN NAME (DO)   |   | FUNCTION                      | CONTR      | CONTROL BITS OR SIGNALS |       |  |  |  |  |
|-----------------|---|-------------------------------|------------|-------------------------|-------|--|--|--|--|
| PIN NAME (P6.x) | Х | FUNCTION                      | P6DIR.x    | P6SEL.x                 | CBPDx |  |  |  |  |
|                 |   | P6.0 (I/O)                    | I: 0; O: 1 | 0                       | 0     |  |  |  |  |
| P6.0/CB0/(A0)   | 0 | A0 (only on devices with ADC) | X          | 1                       | Х     |  |  |  |  |
|                 |   | CB0 <sup>(1)</sup>            | X          | Х                       | 1     |  |  |  |  |
|                 |   | P6.1 (I/O)                    | I: 0; O: 1 | 0                       | 0     |  |  |  |  |
| P6.1/CB1/(A1)   | 1 | A1 (only on devices with ADC) | X          | 1                       | X     |  |  |  |  |
|                 |   | CB1 <sup>(1)</sup>            | X          | Х                       | 1     |  |  |  |  |
|                 |   | P6.2 (I/O)                    | I: 0; O: 1 | 0                       | 0     |  |  |  |  |
| P6.2/CB2/(A2)   | 2 | A2 (only on devices with ADC) | X          | 1                       | X     |  |  |  |  |
|                 |   | CB2 <sup>(1)</sup>            | X          | X                       | 1     |  |  |  |  |
|                 |   | P6.3 (I/O)                    | I: 0; O: 1 | 0                       | 0     |  |  |  |  |
| P6.3/CB3/(A3)   | 3 | A3 (only on devices with ADC) | X          | 1                       | X     |  |  |  |  |
|                 |   | CB3 <sup>(1)</sup>            | X          | Х                       | 1     |  |  |  |  |
|                 |   | P6.4 (I/O)                    | I: 0; O: 1 | 0                       | 0     |  |  |  |  |
| P6.4/CB4/(A4)   | 4 | A4 (only on devices with ADC) | X          | 1                       | X     |  |  |  |  |
|                 |   | CB4 <sup>(1)</sup>            | X          | X                       | 1     |  |  |  |  |
|                 |   | P6.5 (I/O)                    | I: 0; O: 1 | 0                       | 0     |  |  |  |  |
| P6.5/CB5/(A5)   | 5 | A5 (only on devices with ADC) | X          | 1                       | X     |  |  |  |  |
|                 |   | CB5 <sup>(1)</sup>            | X          | Х                       | 1     |  |  |  |  |
|                 |   | P6.6 (I/O)                    | I: 0; O: 1 | 0                       | 0     |  |  |  |  |
| P6.6/CB6/(A6)   | 6 | A6 (only on devices with ADC) | X          | 1                       | X     |  |  |  |  |
|                 |   | CB6 <sup>(1)</sup>            | X          | Х                       | 1     |  |  |  |  |
|                 |   | P6.7 (I/O)                    | I: 0; O: 1 | 0                       | 0     |  |  |  |  |
| P6.7/CB7/(A7)   | 7 | A7 (only on devices with ADC) | X          | 1                       | Х     |  |  |  |  |
|                 |   | CB7 <sup>(1)</sup>            | Х          | Х                       | 1     |  |  |  |  |

<sup>(1)</sup> Setting the CBPDx bit disables the output driver and the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the CBx input pin to the comparator multiplexer with the CBx bits automatically disables output driver and input buffer for that pin, regardless of the state of the associated CBPDx bit.



### 6.11.10 Port U (PU.0/DP, PU.1/DM, PUR) USB Ports

Figure 6-12 shows the port diagram. Table 6-53 through Table 6-55 summarize the selection of the pin functions.



Figure 6-12. Port U (PU.0/DP, PU.1/DM, PUR) Diagram



# Table 6-53. Port U (PU.0/DP and PU.1/DM) Output Functions<sup>(1)</sup>

|       | CONTR | OL BITS |        | PIN NAME          |                   |  |  |  |
|-------|-------|---------|--------|-------------------|-------------------|--|--|--|
| PUSEL | PUOPE | PUOUT1  | PUOUT0 | PU.1/DM           | PU.0/DP           |  |  |  |
| 0     | 0     | Х       | X      | Output disabled   | Output disabled   |  |  |  |
| 0     | 1     | 0       | 0      | Output low        | Output low        |  |  |  |
| 0     | 1     | 0       | 1      | Output low        | Output high       |  |  |  |
| 0     | 1     | 1       | 0      | Output high       | Output low        |  |  |  |
| 0     | 1     | 1       | 1      | Output high       | Output high       |  |  |  |
| 1     | Х     | Х       | X      | DM <sup>(2)</sup> | DP <sup>(2)</sup> |  |  |  |

<sup>(1)</sup> PU.1/DM and PU.0/DP inputs and outputs are supplied from VUSB. VUSB can be generated by the device using the integrated 3.3-V LDO when enabled. VUSB can also be supplied externally when the 3.3-V LDO is not being used and is disabled.

Table 6-54. Port U (PU.0/DP and PU.1/DM) Input Functions<sup>(1)</sup>

| CONTR | OL BITS | PIN NAME       |                |  |  |  |  |
|-------|---------|----------------|----------------|--|--|--|--|
| PUSEL | PUIPE   | PU.1/DM        | PU.0/DP        |  |  |  |  |
| 0     | 0       | Input disabled | Input disabled |  |  |  |  |
| 0     | 1       | Input enabled  | Input enabled  |  |  |  |  |
| 1     | X       | DM input       | DP input       |  |  |  |  |

<sup>(1)</sup> PU.1/DM and PU.0/DP inputs and outputs are supplied from VUSB. VUSB can be generated by the device using the integrated 3.3-V LDO when enabled. VUSB can also be supplied externally when the 3.3-V LDO is not being used and is disabled.

Table 6-55. Port U (PUR) Input Functions

| CONTR | OL BITS | FUNCTION                          |
|-------|---------|-----------------------------------|
| PUSEL | PUREN   | FUNCTION                          |
| 0     | 0       | Input disabled<br>Pullup disabled |
| 0     | 1       | Input disabled<br>Pullup enabled  |
| 1     | 0       | Input enabled<br>Pullup disabled  |
| 1     | 1       | Input enabled<br>Pullup enabled   |

<sup>(2)</sup> Output state set by the USB module.

# 6.11.11 Port J (PJ.0) JTAG Pin TDO, Input/Output With Schmitt Trigger or Output

Figure 6-13 shows the port diagram. Table 6-56 summarizes the selection of the pin functions.



Figure 6-13. Port PJ (PJ.0) Diagram



# 6.11.12 Port J (PJ.1 to PJ.3) JTAG Pins TMS, TCK, TDI/TCLK, Input/Output With Schmitt Trigger or Output

Figure 6-14 shows the port diagram. Table 6-56 summarizes the selection of the pin functions.



Figure 6-14. Port PJ (PJ.1 to PJ.3) Diagram

Table 6-56. Port PJ (PJ.0 to PJ.3) Pin Functions

| PIN NAME (PJ.x) |   | FUNCTION                    | CONTROL BITS OR<br>SIGNALS <sup>(1)</sup> |
|-----------------|---|-----------------------------|-------------------------------------------|
| , ,             |   |                             | PJDIR.x                                   |
| PJ.0/TDO        | 0 | PJ.0 (I/O) <sup>(2)</sup>   | I: 0; O: 1                                |
| PJ.0/1DO        | 0 | TDO <sup>(3)</sup>          | X                                         |
| DIA/TDI/TOLK    | 4 | PJ.1 (I/O) <sup>(2)</sup>   | I: 0; O: 1                                |
| PJ.1/TDI/TCLK   | ' | TDI/TCLK <sup>(3) (4)</sup> | X                                         |
| D L 2/TMC       | 2 | PJ.2 (I/O) <sup>(2)</sup>   | I: 0; O: 1                                |
| PJ.2/TMS        |   | TMS <sup>(3)</sup> (4)      | X                                         |
| D L 2/TOV       | 3 | PJ.3 (I/O) <sup>(2)</sup>   | I: 0; O: 1                                |
| PJ.3/TCK        |   | TCK <sup>(3)</sup> (4)      | X                                         |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> Default condition

<sup>(3)</sup> The pin direction is controlled by the JTAG module.

<sup>(4)</sup> In JTAG mode, pullups are activated automatically on TMS, TCK, and TDI/TCLK. PJREN.x are do not care.



# 6.12 Device Descriptors

Table 6-57 and Table 6-58 list the complete contents of the device descriptor tag-length-value (TLV) structure for each device type.

Table 6-57. F5504 to F5510 Device Descriptor Table (1)

|                      |                                          |          | SIZE<br>(bytes) |             |            |             |            | VAI         | LUE        |          |          |          |          |
|----------------------|------------------------------------------|----------|-----------------|-------------|------------|-------------|------------|-------------|------------|----------|----------|----------|----------|
| DE                   | SCRIPTION                                | ADDRESS  |                 | F5:         | 510        | F5:         | 509        | F5:         | 508        |          |          |          |          |
|                      | JOHN HON                                 | ADDICEOU |                 | RGC,<br>ZQE | RGZ,<br>PT | RGC,<br>ZQE | RGZ,<br>PT | RGC,<br>ZQE | RGZ,<br>PT | F5507    | F5506    | F5505    | F5504    |
|                      | Info length                              | 01A00h   | 1               | 06h         | 06h        | 06h         | 06h        | 06h         | 06h        | 06h      | 06h      | 06h      | 06h      |
|                      | CRC length                               | 01A01h   | 1               | 06h         | 06h        | 06h         | 06h        | 06h         | 06h        | 06h      | 06h      | 06h      | 06h      |
|                      | CRC value                                | 01A02h   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
| Info Block           | Device ID                                | 01A04h   | 1               | 31h         | 31h        | 3Ah         | 3Ah        | 39h         | 39h        | 38h      | 37h      | 36h      | 35h      |
|                      | Device ID                                | 01A05h   | 1               | 80h         | 80h        | 80h         | 80h        | 80h         | 80h        | 80h      | 80h      | 80h      | 80h      |
|                      | Hardware revision                        | 01A06h   | 1               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
|                      | Firmware revision                        | 01A07h   | 1               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
|                      | Die record tag                           | 01A08h   | 1               | 08h         | 08h        | 08h         | 08h        | 08h         | 08h        | 08h      | 08h      | 08h      | 08h      |
|                      | Die record length                        | 01A09h   | 1               | 0Ah         | 0Ah        | 0Ah         | 0Ah        | 0Ah         | 0Ah        | 0Ah      | 0Ah      | 0Ah      | 0Ah      |
| Die Deserd           | Lot/wafer ID                             | 01A0Ah   | 4               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
| Die Record           | Die X position                           | 01A0Eh   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
|                      | Die Y position                           | 01A10h   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
|                      | Test results                             | 01A12h   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
|                      | ADC10 calibration tag                    | 01A14h   | 1               | 13h         | 13h        | 13h         | 13h        | 13h         | 13h        | 13h      | 13h      | 13h      | 13h      |
|                      | ADC10 calibration length                 | 01A15h   | 1               | 10h         | 10h        | 10h         | 10h        | 10h         | 10h        | 10h      | 10h      | 10h      | 10h      |
|                      | ADC gain factor                          | 01A16h   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
|                      | ADC offset                               | 01A18h   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
|                      | ADC 1.5-V reference<br>Temp. sensor 30°C | 01A1Ah   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
| ADC10<br>Calibration | ADC 1.5-V reference<br>Temp. sensor 85°C | 01A1Ch   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
|                      | ADC 2.0-V reference<br>Temp. sensor 30°C | 01A1Eh   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
|                      | ADC 2.0-V reference<br>Temp. sensor 85°C | 01A20h   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
|                      | ADC 2.5-V reference<br>Temp. sensor 30°C | 01A22h   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
|                      | ADC 2.5-V reference<br>Temp. sensor 85°C | 01A24h   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
|                      | REF calibration tag                      | 01A26h   | 1               | 12h         | 12h        | 12h         | 12h        | 12h         | 12h        | 12h      | 12h      | 12h      | 12h      |
|                      | REF calibration length                   | 01A27h   | 1               | 06h         | 06h        | 06h         | 06h        | 06h         | 06h        | 06h      | 06h      | 06h      | 06h      |
| REF                  | REF 1.5-V reference factor               | 01A28h   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
| Calibration          | REF 2.0-V reference factor               | 01A2Ah   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |
|                      | REF 2.5-V reference factor               | 01A2Ch   | 2               | Per unit    | Per unit   | Per unit    | Per unit   | Per unit    | Per unit   | Per unit | Per unit | Per unit | Per unit |



# Table 6-57. F5504 to F5510 Device Descriptor Table (1) (continued)

|            |                              |          | SIZE<br>(bytes) |             |            |             |             | VA          | LUE        |            |            |            |            |
|------------|------------------------------|----------|-----------------|-------------|------------|-------------|-------------|-------------|------------|------------|------------|------------|------------|
| DE         | ESCRIPTION                   | ADDRESS  |                 | F5510       |            | F5509       |             | F5:         | 508        |            |            |            |            |
| 5.         |                              | ABBINESS |                 | RGC,<br>ZQE | RGZ,<br>PT | RGC,<br>ZQE | RGZ,<br>PT  | RGC,<br>ZQE | RGZ,<br>PT | F5507      | F5506      | F5505      | F5504      |
|            | Peripheral descriptor tag    | 01A2Eh   | 1               | 02h         | 02h        | 02h         | 02h         | 02h         | 02h        | 02h        | 02h        | 02h        | 02h        |
|            | Peripheral descriptor length | 01A2Fh   | 1               | 61h         | 61h        | 62h         | 62h         | 61h         | 61h        | 5Dh        | 5Eh        | 5Dh        | 5Dh        |
|            | Memory 1                     |          | 2               | 08h<br>8Ah  | 08h<br>8Ah | 08h<br>8Ah  | 08h<br>8Ah  | 08h<br>8Ah  | 08h<br>8Ah | 08h<br>8Ah | 08h<br>8Ah | 08h<br>8Ah | 08h<br>8Ah |
|            | Memory 2                     |          | 2               | 0Ch<br>86h  | 0Ch<br>86h | 0Ch<br>86h  | 0Ch<br>86h  | 0Ch<br>86h  | 0Ch<br>86h | 0Ch<br>86h | 0Ch<br>86h | 0Ch<br>86h | 0Ch<br>86h |
|            | Memory 3                     |          | 2               | 0Eh<br>2Ah  | 0Eh<br>2Ah | 0Eh<br>2Ah  | 00Eh<br>2Ah | 0Eh<br>2Ah  | 0Eh<br>2Ah | 0Eh<br>2Ah | 0Eh<br>2Ah | 0Eh<br>2Ah | 0Eh<br>2Ah |
|            | Memory 4                     |          | 2               | 12h<br>2Ch  | 12h<br>2Ch | 12h<br>2Ch  | 12h<br>2Ch  | 12h<br>2Ch  | 12h<br>2Ch | 12h<br>2Ch | 12h<br>2Ch | 12h<br>2Ch | 12h<br>2Ch |
|            | Memory 5                     |          | 2               | 40h<br>92h  | 40h<br>92h | 50h<br>91h  | 50h<br>91h  | 60h<br>90h  | 60h<br>90h | 40h<br>92h | 50h<br>91h | 60h<br>90h | 70h<br>8Eh |
|            | Memory 6                     |          |                 | N/A         | N/A        | 8Eh         | 8Eh         | N/A         | N/A        | N/A        | 8Eh        | N/A        | N/A        |
|            | Delimiter                    |          | 1               | 00h         | 00h        | 00h         | 00h         | 00h         | 00h        | 00h        | 00h        | 00h        | 00h        |
|            | Peripheral count             |          | 1               | 20h         | 20h        | 20h         | 20h         | 20h         | 20h        | 1Eh        | 1Eh        | 1Eh        | 1Eh        |
|            | MSP430CPUXV2                 |          | 2               | 00h<br>23h  | 00h<br>23h | 00h<br>23h  | 00h<br>23h  | 00h<br>23h  | 00h<br>23h | 00h<br>23h | 00h<br>23h | 00h<br>23h | 00h<br>23h |
|            | JTAG                         |          | 2               | 00h<br>09h  | 00h<br>09h | 00h<br>09h  | 00h<br>09h  | 00h<br>09h  | 00h<br>09h | 00h<br>09h | 00h<br>09h | 00h<br>09h | 00h<br>09h |
|            | SBW                          |          | 2               | 00h<br>0Fh  | 00h<br>0Fh | 00h<br>0Fh  | 00h<br>0Fh  | 00h<br>0Fh  | 00h<br>0Fh | 00h<br>0Fh | 00h<br>0Fh | 00h<br>0Fh | 00h<br>0Fh |
|            | EEM-S                        |          | 2               | 00h<br>03h  | 00h<br>03h | 00h<br>03h  | 00h<br>03h  | 00h<br>03h  | 00h<br>03h | 00h<br>03h | 00h<br>03h | 00h<br>03h | 00h<br>03h |
| Peripheral | TI BSL                       |          | 2               | 00h<br>FCh  | 00h<br>FCh | 00h<br>FCh  | 00h<br>FCh  | 00h<br>FCh  | 00h<br>FCh | 00h<br>FCh | 00h<br>FCh | 00h<br>FCh | 00h<br>FCh |
| Descriptor | SFR                          |          | 2               | 10h<br>41h  | 10h<br>41h | 10h<br>41h  | 10h<br>41h  | 10h<br>41h  | 10h<br>41h | 10h<br>41h | 10h<br>41h | 10h<br>41h | 10h<br>41h |
|            | PMM                          |          | 2               | 02h<br>30h  | 02h<br>30h | 02h<br>30h  | 02h<br>30h  | 02h<br>30h  | 02h<br>30h | 02h<br>30h | 02h<br>30h | 02h<br>30h | 02h<br>30h |
|            | FCTL                         |          | 2               | 02h<br>38h  | 02h<br>38h | 02h<br>38h  | 02h<br>38h  | 02h<br>38h  | 02h<br>38h | 02h<br>38h | 02h<br>38h | 02h<br>38h | 02h<br>38h |
|            | CRC16                        |          | 2               | 01h<br>3Ch  | 01h<br>3Ch | 01h<br>3Ch  | 01h<br>3Ch  | 01h<br>3Ch  | 01h<br>3Ch | 01h<br>3Ch | 01h<br>3Ch | 01h<br>3Ch | 01h<br>3Ch |
|            | CRC16_RB                     |          | 2               | 00h<br>3Dh  | 00h<br>3Dh | 00h<br>3Dh  | 00h<br>3Dh  | 00h<br>3Dh  | 00h<br>3Dh | 00h<br>3Dh | 00h<br>3Dh | 00h<br>3Dh | 00h<br>3Dh |
|            | RAMCTL                       |          | 2               | 00h<br>44h  | 00h<br>44h | 00h<br>44h  | 00h<br>44h  | 00h<br>44h  | 00h<br>44h | 00h<br>44h | 00h<br>44h | 00h<br>44h | 00h<br>44h |
|            | WDT_A                        |          | 2               | 00h<br>40h  | 00h<br>40h | 00h<br>40h  | 00h<br>40h  | 00h<br>40h  | 00h<br>40h | 00h<br>40h | 00h<br>40h | 00h<br>40h | 00h<br>40h |
|            | UCS                          |          | 2               | 01h<br>48h  | 01h<br>48h | 01h<br>48h  | 01h<br>48h  | 01h<br>48h  | 01h<br>48h | 01h<br>48h | 01h<br>48h | 01h<br>48h | 01h<br>48h |
|            | SYS                          |          | 2               | 02h<br>42h  | 02h<br>42h | 02h<br>42h  | 02h<br>42h  | 02h<br>42h  | 02h<br>42h | 02h<br>42h | 02h<br>42h | 02h<br>42h | 02h<br>42h |
|            | REF                          |          | 2               | 03h<br>A0h  | 03h<br>A0h | 03h<br>A0h  | 03h<br>A0h  | 03h<br>A0h  | 03h<br>A0h | 03h<br>A0h | 03h<br>A0h | 03h<br>A0h | 03h<br>A0h |
|            | Port Mapping                 |          | 2               | 01h<br>10h  | 01h<br>10h | 01h<br>10h  | 01h<br>10h  | 01h<br>10h  | 01h<br>10h | 01h<br>10h | 01h<br>10h | 01h<br>10h | 01h<br>10h |
|            | Port 1 and 2                 |          | 2               | 04h<br>51h  | 04h<br>51h | 04h<br>51h  | 04h<br>51h  | 04h<br>51h  | 04h<br>51h | 04h<br>51h | 04h<br>51h | 04h<br>51h | 04h<br>51h |
|            | Port 3 and 4                 |          | 2               | 02h<br>52h  | 02h<br>52h | 02h<br>52h  | 02h<br>52h  | 02h<br>52h  | 02h<br>52h | 02h<br>52h | 02h<br>52h | 02h<br>52h | 02h<br>52h |
|            | Port 5 and 6                 |          | 2               | 02h<br>53h  | 02h<br>53h | 02h<br>53h  | 02h<br>53h  | 02h<br>53h  | 02h<br>53h | 02h<br>53h | 02h<br>53h | 02h<br>53h | 02h<br>53h |



# Table 6-57. F5504 to F5510 Device Descriptor Table (1) (continued)

| VALUE                  |                   |          |                 |             | LUE        |             |            |             |            |            |            |            |            |
|------------------------|-------------------|----------|-----------------|-------------|------------|-------------|------------|-------------|------------|------------|------------|------------|------------|
| DI                     | ESCRIPTION        | ADDRESS  | SIZE<br>(bytes) | F5          | 510        | F5:         | 509        | F5:         | 508        |            |            |            |            |
|                        | LOCKII HON        | ADDICESS |                 | RGC,<br>ZQE | RGZ,<br>PT | RGC,<br>ZQE | RGZ,<br>PT | RGC,<br>ZQE | RGZ,<br>PT | F5507      | F5506      | F5505      | F5504      |
|                        | JTAG              |          | 2               | 0Eh<br>5Fh  | 0Eh<br>5Fh | 0Eh<br>5Fh  | 0Eh<br>5Fh | 0Eh<br>5Fh  | 0Eh<br>5Fh | 0Eh<br>5Fh | 0Eh<br>5Fh | 0Eh<br>5Fh | 0Eh<br>5Fh |
|                        | TA0               |          | 2               | 02h<br>62h  | 02h<br>62h | 02h<br>62h  | 02h<br>62h | 02h<br>62h  | 02h<br>62h | 02h<br>62h | 02h<br>62h | 02h<br>62h | 02h<br>62h |
|                        | TA1               |          | 2               | 04h<br>61h  | 04h<br>61h | 04h<br>61h  | 04h<br>61h | 04h<br>61h  | 04h<br>61h | 04h<br>61h | 04h<br>61h | 04h<br>61h | 04h<br>61h |
|                        | TB0               |          | 2               | 04h<br>67h  | 04h<br>67h | 04h<br>67h  | 04h<br>67h | 04h<br>67h  | 04h<br>67h | 04h<br>67h | 04h<br>67h | 04h<br>67h | 04h<br>67h |
|                        | TA2               |          | 2               | 04h<br>61h  | 04h<br>61h | 04h<br>61h  | 04h<br>61h | 04h<br>61h  | 04h<br>61h | 04h<br>61h | 04h<br>61h | 04h<br>61h | 04h<br>61h |
| Peripheral             | RTC               |          | 2               | 0Ah<br>68h  | 0Ah<br>68h | 0Ah<br>68h  | 0Ah<br>68h | 0Ah<br>68h  | 0Ah<br>68h | 0Ah<br>68h | 0Ah<br>68h | 0Ah<br>68h | 0Ah<br>68h |
| Descriptor (continued) | MPY32             |          | 2               | 02h<br>85h  | 02h<br>85h | 02h<br>85h  | 02h<br>85h | 02h<br>85h  | 02h<br>85h | 02h<br>85h | 02h<br>85h | 02h<br>85h | 02h<br>85h |
|                        | DMA-3             |          | 2               | 04h<br>47h  | 04h<br>47h | 04h<br>47h  | 04h<br>47h | 04h<br>47h  | 04h<br>47h | 04h<br>47h | 04h<br>47h | 04h<br>47h | 04h<br>47h |
|                        | USCI_A and USCI_B |          | 2               | 0Ch<br>90h  | 0Ch<br>90h | 0Ch<br>90h  | 0Ch<br>90h | 0Ch<br>90h  | 0Ch<br>90h | 10h<br>90h | 10h<br>90h | 10h<br>90h | 10h<br>90h |
|                        | USCI_A and USCI_B |          | 2               | 04h<br>90h  | 04h<br>90h | 04h<br>90h  | 04h<br>90h | 04h<br>90h  | 04h<br>90h | N/A        | N/A        | N/A        | N/A        |
|                        | ADC10_A           |          | 2               | 14h<br>D3h  | 14h<br>D3h | 14h<br>D3h  | 14h<br>D3h | 14h<br>D3h  | 14h<br>D3h | 14h<br>D3h | 14h<br>D3h | 14h<br>D3h | 14h<br>D3h |
|                        | COMP_B            |          | 2               | 18h<br>A8h  | 18h<br>A8h | 18h<br>A8h  | 18h<br>A8h | 18h<br>A8h  | 18h<br>A8h | N/A        | N/A        | N/A        | N/A        |
|                        | USB               |          | 2               | 04h<br>98h  | 04h<br>98h | 04h<br>98h  | 04h<br>98h | 04h<br>98h  | 04h<br>98h | 1Ch<br>98h | 1Ch<br>98h | 1Ch<br>98h | 1Ch<br>98h |
|                        | COMP_B            |          | 1               | A8h         | A8h        | A8h         | A8h        | A8h         | A8h        | 01h        | 01h        | 01h        | 01h        |
|                        | TB0.CCIFG0        |          | 1               | 64h         | 64h        | 64h         | 64h        | 64h         | 64h        | 64h        | 64h        | 64h        | 64h        |
|                        | TB0.CCIFG16       |          | 1               | 65h         | 65h        | 65h         | 65h        | 65h         | 65h        | 65h        | 65h        | 65h        | 65h        |
|                        | WDTIFG            |          | 1               | 40h         | 40h        | 40h         | 40h        | 40h         | 40h        | 40h        | 40h        | 40h        | 40h        |
|                        | USCI_A0           |          | 1               | 90h         | 90h        | 90h         | 90h        | 90h         | 90h        | 01h        | 01h        | 01h        | 01h        |
|                        | USCI_B0           |          | 1               | 91h         | 91h        | 91h         | 91h        | 91h         | 91h        | 01h        | 01h        | 01h        | 01h        |
|                        | ADC10_A           |          | 1               | D0h         | D0h        | D0h         | D0h        | D0h         | D0h        | D0h        | D0h        | D0h        | D0h        |
|                        | TA0.CCIFG0        |          | 1               | 60h         | 60h        | 60h         | 60h        | 60h         | 60h        | 60h        | 60h        | 60h        | 60h        |
|                        | TA0.CCIFG14       |          | 1               | 61h         | 61h        | 61h         | 61h        | 61h         | 61h        | 61h        | 61h        | 61h        | 61h        |
|                        | USB               |          | 1               | 98h         | 98h        | 98h         | 98h        | 98h         | 98h        | 98h        | 98h        | 98h        | 98h        |
| Interrupts             | DMA               |          | 1               | 46h         | 46h        | 46h         | 46h        | 46h         | 46h        | 46h        | 46h        | 46h        | 46h        |
|                        | TA1.CCIFG0        |          | 1               | 62h         | 62h        | 62h         | 62h        | 62h         | 62h        | 62h        | 62h        | 62h        | 62h        |
|                        | TA1.CCIFG12       |          | 1               | 63h         | 63h        | 63h         | 63h        | 63h         | 63h        | 63h        | 63h        | 63h        | 63h        |
|                        | P1                |          | 1               | 50h         | 50h        | 50h         | 50h        | 50h         | 50h        | 50h        | 50h        | 50h        | 50h        |
|                        | USCI_A1           |          | 1               | 92h         | 92h        | 92h         | 92h        | 92h         | 92h        | 92h        | 92h        | 92h        | 92h        |
|                        | USCI_B1           |          | 1               | 93h         | 93h        | 93h         | 93h        | 93h         | 93h        | 93h        | 93h        | 93h        | 93h        |
|                        | TA1.CCIFG0        |          | 1               | 66h         | 66h        | 66h         | 66h        | 66h         | 66h        | 66h        | 66h        | 66h        | 66h        |
|                        | TA1.CCIFG12       |          | 1               | 67h         | 67h        | 67h         | 67h        | 67h         | 67h        | 67h        | 67h        | 67h        | 67h        |
|                        | P2                |          | 1               | 51h         | 51h        | 51h         | 51h        | 51h         | 51h        | 51h        | 51h        | 51h        | 51h        |
|                        | RTC_A             |          | 1               | 68h         | 68h        | 68h         | 68h        | 68h         | 68h        | 68h        | 68h        | 68h        | 68h        |
|                        | Delimiter         |          | 1               | 00h         | 00h        | 00h         | 00h        | 00h         | 00h        | 00h        | 00h        | 00h        | 00h        |



# Table 6-58. F5500 to F5503 Device Descriptor<sup>(1)</sup>

| DESCRIPTION           |                              | ADDDEGG | SIZE    | VALUE      |            |            |            |  |
|-----------------------|------------------------------|---------|---------|------------|------------|------------|------------|--|
|                       |                              | ADDRESS | (bytes) | F5503      | F5502      | F5501      | F5500      |  |
|                       | Info length                  | 01A00h  | 1       | 06h        | 06h        | 06h        | 06h        |  |
|                       | CRC length                   | 01A01h  | 1       | 06h        | 06h        | 06h        | 06h        |  |
|                       | CRC value                    | 01A02h  | 2       | Per unit   | Per unit   | Per unit   | Per unit   |  |
| Info Block            | Device ID                    | 01A04h  | 1       | 34h        | 33h        | 32h        | 3Bh        |  |
|                       | Device ID                    | 01A05h  | 1       | 80h        | 80h        | 80h        | 80h        |  |
|                       | Hardware revision            | 01A06h  | 1       | Per unit   | Per unit   | Per unit   | Per unit   |  |
|                       | Firmware revision            | 01A07h  | 1       | Per unit   | Per unit   | Per unit   | Per unit   |  |
|                       | Die record tag               | 01A08h  | 1       | 08h        | 08h        | 08h        | 08h        |  |
|                       | Die record length            | 01A09h  | 1       | 0Ah        | 0Ah        | 0Ah        | 0Ah        |  |
| Die Record            | Lot/wafer ID                 | 01A0Ah  | 4       | Per unit   | Per unit   | Per unit   | Per unit   |  |
| Die Record            | Die X position               | 01A0Eh  | 2       | Per unit   | Per unit   | Per unit   | Per unit   |  |
|                       | Die Y position               | 01A10h  | 2       | Per unit   | Per unit   | Per unit   | Per unit   |  |
|                       | Test results                 | 01A12h  | 2       | Per unit   | Per unit   | Per unit   | Per unit   |  |
| ADC10 Calibration     | Empty tag                    | 01A14h  | 1       | 05h        | 05h        | 05h        | 05h        |  |
| ADC10 Calibration     | Empty tag length             | 01A15h  | 1       | 10h        | 10h        | 10h        | 10h        |  |
|                       | REF calibration tag          | 01A26h  | 1       | 12h        | 12h        | 12h        | 12h        |  |
|                       | REF calibration length       | 01A27h  | 1       | 06h        | 06h        | 06h        | 06h        |  |
| REF Calibration       | REF 1.5-V reference factor   | 01A28h  | 2       | Per unit   | Per unit   | Per unit   | Per unit   |  |
|                       | REF 2.0-V reference factor   | 01A2Ah  | 2       | Per unit   | Per unit   | Per unit   | Per unit   |  |
|                       | REF 2.5-V reference factor   | 01A2Ch  | 2       | Per unit   | Per unit   | Per unit   | Per unit   |  |
|                       | Peripheral descriptor tag    | 01A2Eh  | 1       | 02h        | 02h        | 02h        | 02h        |  |
|                       | Peripheral descriptor length | 01A2Fh  | 1       | 5Dh        | 5Eh        | 5Dh        | 5Dh        |  |
|                       | Memory 1                     |         | 2       | 08h<br>8Ah | 08h<br>8Ah | 08h<br>8Ah | 08h<br>8Ah |  |
|                       | Memory 2                     |         | 2       | 0Ch<br>86h | 0Ch<br>86h | 0Ch<br>86h | 0Ch<br>86h |  |
|                       | Memory 3                     |         | 2       | 0Eh<br>2Ah | 0Eh<br>2Ah | 0Eh<br>2Ah | 0Eh<br>2Ah |  |
|                       | Memory 4                     |         | 2       | 12h<br>2Ch | 12h<br>2Ch | 12h<br>2Ch | 12h<br>2Ch |  |
|                       | Memory 5                     |         | 2       | 40h<br>92h | 50h<br>91  | 60h<br>90h | 70h<br>8Eh |  |
|                       | Memory 6                     |         | 1       | N/A        | 8E         | N/A        | N/A        |  |
|                       | Delimiter                    |         | 1       | 00h        | 00h        | 00h        | 00h        |  |
| Peripheral Descriptor | Peripheral count             |         | 1       | 1Eh        | 1Eh        | 1Eh        | 1Eh        |  |
|                       | MSP430CPUXV2                 |         | 2       | 00h<br>23h | 00h<br>23h | 00h<br>23h | 00h<br>23h |  |
|                       | JTAG                         |         | 2       | 00h<br>09h | 00h<br>09h | 00h<br>09h | 00h<br>09h |  |
|                       | SBW                          |         | 2       | 00h<br>0Fh | 00h<br>0Fh | 00h<br>0Fh | 00h<br>0Fh |  |
|                       | EEM-S                        |         | 2       | 00h<br>03h | 00h<br>03h | 00h<br>03h | 00h<br>03h |  |
|                       | TI BSL                       |         | 2       | 00h<br>FCh | 00h<br>FCh | 00h<br>FCh | 00h<br>FCh |  |
|                       | SFR                          |         | 2       | 10h<br>41h | 10h<br>41h | 10h<br>41h | 10h<br>41h |  |
|                       | РММ                          |         | 2       | 02h<br>30h | 02h<br>30h | 02h<br>30h | 02h<br>30h |  |
|                       | FCTL                         |         | 2       | 02h<br>38h | 02h<br>38h | 02h<br>38h | 02h<br>38h |  |



# Table 6-58. F5500 to F5503 Device Descriptor<sup>(1)</sup> (continued)

| DESCRIPTION                       |                   | ADDRESS | SIZE    | VALUE      |            |            |            |  |  |
|-----------------------------------|-------------------|---------|---------|------------|------------|------------|------------|--|--|
|                                   | DESCRIPTION       | ADDRESS | (bytes) | F5503      | F5502      | F5501      | F5500      |  |  |
|                                   | CRC16             |         | 2       | 01h<br>3Ch | 01h<br>3Ch | 01h<br>3Ch | 01h<br>3Ch |  |  |
|                                   | CRC16_RB          |         | 2       | 00h<br>3Dh | 00h<br>3Dh | 00h<br>3Dh | 00h<br>3Dh |  |  |
|                                   | RAMCTL            |         | 2       | 00h<br>44h | 00h<br>44h | 00h<br>44h | 00h<br>44h |  |  |
|                                   | WDT_A             |         | 2       | 00h<br>40h | 00h<br>40h | 00h<br>40h | 00h<br>40h |  |  |
|                                   | UCS               |         | 2       | 01h<br>48h | 01h<br>48h | 01h<br>48h | 01h<br>48h |  |  |
|                                   | SYS               |         | 2       | 02h<br>42h | 02h<br>42h | 02h<br>42h | 02h<br>42h |  |  |
|                                   | REF               |         | 2       | 03h<br>A0h | 03h<br>A0h | 03h<br>A0h | 03h<br>A0h |  |  |
|                                   | Port Mapping      |         | 2       | 01h<br>10h | 01h<br>10h | 01h<br>10h | 01h<br>10h |  |  |
|                                   | Port 1 and 2      |         | 2       | 04h<br>51h | 04h<br>51h | 04h<br>51h | 04h<br>51h |  |  |
|                                   | Port 3 and 4      |         | 2       | 02h<br>52h | 02h<br>52h | 02h<br>52h | 02h<br>52h |  |  |
|                                   | Port 5 and 6      |         | 2       | 02h<br>53h | 02h<br>53h | 02h<br>53h | 02h<br>53h |  |  |
| Peripheral Descriptor (continued) | JTAG              |         | 2       | 0Eh<br>5Fh | 0Eh<br>5Fh | 0Eh<br>5Fh | 0Eh<br>5Fh |  |  |
|                                   | TA0               |         | 2       | 02h<br>62h | 02h<br>62h | 02h<br>62h | 02h<br>62h |  |  |
|                                   | TA1               |         | 2       | 04h<br>61h | 04h<br>61h | 04h<br>61h | 04h<br>61h |  |  |
|                                   | TB0               |         | 2       | 04h<br>67h | 04h<br>67h | 04h<br>67h | 04h<br>67h |  |  |
|                                   | TA2               |         | 2       | 04h<br>61h | 04h<br>61h | 04h<br>61h | 04h<br>61h |  |  |
|                                   | RTC               |         | 2       | 0Ah<br>68h | 0Ah<br>68h | 0Ah<br>68h | 0Ah<br>68h |  |  |
|                                   | MPY32             |         | 2       | 02h<br>85h | 02h<br>85h | 02h<br>85h | 02h<br>85h |  |  |
|                                   | DMA-3             |         | 2       | 04h<br>47h | 04h<br>47h | 04h<br>47h | 04h<br>47h |  |  |
|                                   | USCI_A and USCI_B |         | 2       | 10h<br>90h | 10h<br>90h | 10h<br>90h | 10h<br>90h |  |  |
|                                   | ADC10_A           |         | 2       | N/A        | N/A        | N/A        | N/A        |  |  |
|                                   | COMP_B            |         | 2       | 2Ch<br>A8h | 2Ch<br>A8h | 2Ch<br>A8h | 2Ch<br>A8h |  |  |
|                                   | USB               |         | 2       | 04h<br>98h | 04h<br>98h | 04h<br>98h | 04h<br>98h |  |  |



# Table 6-58. F5500 to F5503 Device Descriptor<sup>(1)</sup> (continued)

| 5           | ECCUPTION   | ADDRESS | SIZE    | VALUE |       |       |       |  |  |
|-------------|-------------|---------|---------|-------|-------|-------|-------|--|--|
| DESCRIPTION |             | ADDRESS | (bytes) | F5503 | F5502 | F5501 | F5500 |  |  |
|             | COMP_B      |         | 1       | A8h   | A8h   | A8h   | A8h   |  |  |
|             | TB0.CCIFG0  |         | 1       | 64h   | 64h   | 64h   | 64h   |  |  |
|             | TB0.CCIFG16 |         | 1       | 65h   | 65h   | 65h   | 65h   |  |  |
|             | WDTIFG      |         | 1       | 40h   | 40h   | 40h   | 40h   |  |  |
|             | USCI_A0     |         | 1       | 01h   | 01h   | 01h   | 01h   |  |  |
|             | USCI_B0     |         | 1       | 01h   | 01h   | 01h   | 01h   |  |  |
|             | ADC10_A     |         | 1       | 01h   | 01h   | 01h   | 01h   |  |  |
|             | TA0.CCIFG0  |         | 1       | 60h   | 60h   | 60h   | 60h   |  |  |
|             | TA0.CCIFG14 |         | 1       | 61h   | 61h   | 61h   | 61h   |  |  |
|             | USB         |         | 1       | 98h   | 98h   | 98h   | 98h   |  |  |
| Interrupts  | DMA         |         | 1       | 46h   | 46h   | 46h   | 46h   |  |  |
|             | TA1.CCIFG0  |         | 1       | 62h   | 62h   | 62h   | 62h   |  |  |
|             | TA1.CCIFG12 |         | 1       | 63h   | 63h   | 63h   | 63h   |  |  |
|             | P1          |         | 1       | 50h   | 50h   | 50h   | 50h   |  |  |
|             | USCI_A1     |         | 1       | 92h   | 92h   | 92h   | 92h   |  |  |
|             | USCI_B1     |         | 1       | 93h   | 93h   | 93h   | 93h   |  |  |
|             | TA1.CCIFG0  |         | 1       | 66h   | 66h   | 66h   | 66h   |  |  |
|             | TA1.CCIFG12 |         | 1       | 67h   | 67h   | 67h   | 67h   |  |  |
|             | P2          |         | 1       | 51h   | 51h   | 51h   | 51h   |  |  |
|             | RTC_A       |         | 1       | 68h   | 68h   | 68h   | 68h   |  |  |
|             | Delimiter   |         | 1       | 00h   | 00h   | 00h   | 00h   |  |  |



# 7 Device and Documentation Support

#### 7.1 Getting Started and Next Steps

For an introduction to the MSP430<sup>™</sup> family of microcontrollers and the tools and libraries that are available to help with your development, visit the MSP430 ultra-low-power sensing & measurement MCUs overview.

#### 7.2 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MSP MCU devices. Each MSP MCU commercial family member has one of two prefixes: MSP or XMS. These prefixes represent evolutionary stages of product development from engineering prototypes (XMS) through fully qualified production devices (MSP).

**XMS** – Experimental device that is not necessarily representative of the final device's electrical specifications

MSP - Fully qualified production device

XMS devices are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

MSP devices have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies.

Predictions show that prototype devices (XMS) have a greater failure rate than the standard production devices. TI recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the temperature range, package type, and distribution format. Figure 7-1 provides a legend for reading the complete device name.





Figure 7-1. Device Nomenclature

-Q1 = Automotive Q100 Qualified

-EP = Enhanced Product (–40°C to 105°C) -HT = Extreme Temperature Parts (–55°C to 150°C)

C = 0°C to 70°C I = -40°C to 85°C T = -40°C to 105°C

T = Small reel R = Large reel

http://www.ti.com/packaging

No markings = Tube or tray

**Packaging** 

Optional: Tape and Reel

**Optional: Additional Features** 

#### 7.3 Tools and Software

All MSP microcontrollers are supported by a wide variety of software and hardware development tools. Tools are available from TI and various third parties. See them all at MSP430 Ultra-Low-Power MCUs – Tools & software.

Table 7-1 lists the debug features of the MSP430F5510 and MSP430F550x MCUs. See the *Code Composer Studio IDE for MSP430 User's Guide* for details on the available features.

**Table 7-1. Hardware Features** 

| MSP430<br>ARCHITECTURE | 4-WIRE<br>JTAG | 2-WIRE<br>JTAG | BREAK-<br>POINTS<br>(N) | RANGE<br>BREAK-<br>POINTS | CLOCK<br>CONTROL | STATE<br>SEQUENCER | TRACE<br>BUFFER | LPMx.5<br>DEBUGGING<br>SUPPORT |
|------------------------|----------------|----------------|-------------------------|---------------------------|------------------|--------------------|-----------------|--------------------------------|
| MSP430Xv2              | Yes            | Yes            | 8                       | Yes                       | Yes              | Yes                | Yes             | No                             |

#### **Design Kits and Evaluation Modules**

- 64-Pin Target Development Board and MSP-FET Programmer Bundle for MSP430F5x MCUs

  MSP-FET430U64USB is a powerful flash emulation tool that allows you to quickly begin application development on the MSP430 MCU. It includes USB debugging interface used to program and debug the MSP430 in-system through the JTAG interface or the pin saving Spy Bi-Wire (2-wire JTAG) protocol. The flash memory can be erased and programmed in seconds with only a few keystrokes, and because the MSP430 flash is ultra-low power, no external power supply is required.
- MSP-TS430RGC64USB 64-pin Target Development Board for MSP430F5x MCUs

  TS430RGC64USB is a stand-alone 64-pin ZIF socket target board used to program and debug the MSP430 MCU in-system through the JTAG interface or the Spy Bi-Wire (2-wire JTAG) protocol.

#### **Software**

- MSP430Ware MSP430Ware software is a collection of code examples, data sheets, and other design resources for all MSP430 devices delivered in a convenient package. In addition to providing a complete collection of existing MSP430 design resources, MSP430Ware software also includes a high-level API called MSP Driver Library. This library makes it easy to program MSP430 hardware. MSP430Ware software is available as a component of Code Composer Studio™ IDE or as a stand-alone package.
- MSP430F550x, MSP430F5510 C Code Examples C Code examples are available for every MSP device that configures each of the integrated peripherals for various application needs.
- MSP Driver Library Driver Library's abstracted API keeps you above the bits and bytes of the MSP430 hardware by providing easy-to-use function calls. Thorough documentation is delivered through a helpful API Guide, which includes details on each function call and the recognized parameters. Developers can use Driver Library functions to write complete projects with minimal overhead.
- MSP EnergyTrace™ Technology EnergyTrace technology for MSP430 microcontrollers is an energy-based code analysis tool that measures and displays the application's energy profile and helps to optimize it for ultra-low-power consumption.
- ULP (Ultra-Low Power) Advisor ULP Advisor™ software is a tool for guiding developers to write more efficient code to fully utilize the unique ultra-low power features of MSP and MSP432 microcontrollers. Aimed at both experienced and new microcontroller developers, ULP Advisor checks your code against a thorough ULP checklist to squeeze every last nano amp out of your application. At build time, ULP Advisor will provide notifications and remarks to highlight areas of your code that can be further optimized for lower power.
- MSP430 USB Developers Package The USB Developers Package for MSP430 is a software package containing all necessary source code and sample applications required for developing a USB-based MSP430 project. The package only supports MSP430 USB devices.



- IEC60730 Software Package The IEC60730 MSP430 software package was developed to be useful in assisting customers in complying with IEC 60730-1:2010 (Automatic Electrical Controls for Household and Similar Use Part 1: General Requirements) for up to Class B products, which includes home appliances, arc detectors, power converters, power tools, e-bikes, and many others. The IEC60730 MSP430 software package can be embedded in customer applications running on MSP430s to help simplify the customer's certification efforts of functional safety-compliant consumer devices to IEC 60730-1:2010 Class B.
- Fixed Point Math Library for MSP The MSP IQmath and Qmath Libraries are a collection of highly optimized and high-precision mathematical functions for C programmers to seamlessly port a floating-point algorithm into fixed-point code on MSP430 and MSP432 devices. These routines are typically used in computationally intensive real-time applications where optimal execution speed, high accuracy, and ultra-low energy are critical. By using the IQmath and Qmath libraries, it is possible to achieve execution speeds considerably faster and energy consumption considerably lower than equivalent code written using floating-point math.
- Floating Point Math Library for MSP430 Continuing to innovate in the low power and low cost microcontroller space, TI brings you MSPMATHLIB. Leveraging the intelligent peripherals of our devices, this floating point math library of scalar functions brings you up to 26x better performance. Mathlib is easy to integrate into your designs. This library is free and is integrated in both Code Composer Studio and IAR IDEs. Read the user's guide for an in depth look at the math library and relevant benchmarks.

#### **Development Tools**

- Code Composer Studio™ Integrated Development Environment for MSP Microcontrollers

  Composer Studio is an integrated development environment (IDE) that supports all MSP microcontroller devices. Code Composer Studio comprises a suite of embedded software utilities used to develop and debug embedded applications. It includes an optimizing C/C++ compiler, source code editor, project build environment, debugger, profiler, and many other features. The intuitive IDE provides a single user interface taking you through each step of the application development flow. Familiar utilities and interfaces allow users to get started faster than ever before. Code Composer Studio combines the advantages of the Eclipse software framework with advanced embedded debug capabilities from TI resulting in a compelling feature-rich development environment for embedded developers. When using CCS with an MSP MCU, a unique and powerful set of plugins and embedded software utilities are made available to fully leverage the MSP microcontroller.
- Command-Line Programmer MSP Flasher is an open-source shell-based interface for programming MSP microcontrollers through a FET programmer or eZ430 using JTAG or Spy-Bi-Wire (SBW) communication. MSP Flasher can download binary files (.txt or .hex) files directly to the MSP microcontroller without an IDE.
- MSP MCU Programmer and Debugger The MSP-FET is a powerful emulation development tool often called a debug probe which allows users to quickly begin application development on MSP low-power microcontrollers (MCU). Creating MCU software usually requires downloading the resulting binary program to the MSP device for validation and debugging. The MSP-FET provides a debug communication pathway between a host computer and the target MSP. Furthermore, the MSP-FET also provides a Backchannel UART connection between the computer's USB interface and the MSP UART. This affords the MSP programmer a convenient method for communicating serially between the MSP and a terminal running on the computer. It also supports loading programs (often called firmware) to the MSP target using the BSL (bootloader) through the UART and I<sup>2</sup>C communication protocols.
- MSP-GANG Production Programmer The MSP Gang Programmer is an MSP430 or MSP432 device programmer that can program up to eight identical MSP430 or MSP432 Flash or FRAM devices at the same time. The MSP Gang Programmer connects to a host PC using a standard RS-232 or USB connection and provides flexible programming options that allow the user to fully customize the process. The MSP Gang Programmer is provided with an expansion board, called the Gang Splitter, that implements the interconnections between the MSP Gang Programmer and multiple target devices. Eight cables are provided that connect the expansion board to eight target devices (through JTAG or Spy-Bi-Wire connectors). The programming can be done with a PC or as a stand-alone device. A PC-side graphical user interface is also available and is DLL-based.



#### 7.4 Documentation Support

The following documents describe the MSP430F550x microcontrollers. Copies of these documents are available on the Internet at www.ti.com.

## **Receiving Notification of Document Updates**

To receive notification of documentation updates—including silicon errata—go to the product folder for your device on ti.com (for links to the product folders, see Table 7-2). In the upper right corner, click the "Alert me" button. This registers you to receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document.

#### **Errata**

- MSP430F5510 Device Erratasheet Describes the known exceptions to the functional specifications for the MSP430F5510 device.
- MSP430F5509 Device Erratasheet Describes the known exceptions to the functional specifications for the MSP430F5509 device.
- MSP430F5508 Device Erratasheet Describes the known exceptions to the functional specifications for the MSP430F5508 device.
- MSP430F5507 Device Erratasheet Describes the known exceptions to the functional specifications for the MSP430F5507 device.
- MSP430F5506 Device Erratasheet Describes the known exceptions to the functional specifications for the MSP430F5506 device.
- MSP430F5505 Device Erratasheet Describes the known exceptions to the functional specifications for the MSP430F5505 device.
- MSP430F5504 Device Erratasheet Describes the known exceptions to the functional specifications for the MSP430F5504 device.
- MSP430F5503 Device Erratasheet Describes the known exceptions to the functional specifications for the MSP430F5503 device.
- MSP430F5502 Device Erratasheet Describes the known exceptions to the functional specifications for the MSP430F5502 device.
- MSP430F5501 Device Erratasheet Describes the known exceptions to the functional specifications for the MSP430F5501 device.
- MSP430F5500 Device Erratasheet Describes the known exceptions to the functional specifications for the MSP430F5500 device.

#### **User's Guides**

- MSP430F5xx and MSP430F6xx Family User's Guide Detailed information on the modules and peripherals available in this device family.
- MSP430 Flash Device Bootloader (BSL) User's Guide The MSP430 bootloader (BSL) lets users communicate with embedded memory in the MSP430 microcontroller during the prototyping phase, final production, and in service. Both the programmable memory (flash memory) and the data memory (RAM) can be modified as required. Do not confuse the bootloader with the bootstrap loader programs found in some digital signal processors (DSPs) that automatically load program code (and data) from external memory to the internal memory of the DSP.
- MSP430 Programming With the JTAG Interface This document describes the functions that are required to erase, program, and verify the memory module of the MSP430 flash-based and FRAM-based microcontroller families using the JTAG communication port. In addition, it describes how to program the JTAG access security fuse that is available on all MSP430 devices. This document describes device access using both the standard 4-wire JTAG interface and the 2-wire JTAG interface, which is also referred to as Spy-Bi-Wire (SBW).
- MSP430 Hardware Tools User's Guide This manual describes the hardware of the TI MSP-FET430 Flash Emulation Tool (FET). The FET is the program development tool for the MSP430 ultra-low-power microcontroller. Both available interface types, the parallel port interface and the USB interface, are described.



#### **Application Reports**

MSP430 32-kHz Crystal Oscillators Selection of the right crystal, correct load circuit, and proper board layout are important for a stable crystal oscillator. This application report summarizes crystal oscillator function and explains the parameters to select the correct crystal for MSP430 ultra-low-power operation. In addition, hints and examples for correct board layout are given. The document also contains detailed information on the possible oscillator tests to ensure stable oscillator operation in mass production.

MSP430 System-Level ESD Considerations System-Level ESD has become increasingly demanding with silicon technology scaling towards lower voltages and the need for designing cost-effective and ultra-low-power components. This application report addresses three different ESD topics to help board designers and OEMs understand and design robust system-level designs: (1) Component-level ESD testing and system-level ESD testing, their differences and why component-level ESD rating does not ensure system-level robustness. (2) General design guidelines for system-level ESD protection at different levels including enclosures, cables, PCB layout, and on-board ESD protection devices. (3) Introduction to System Efficient ESD Design (SEED), a co-design methodology of on-board and on-chip ESD protection to achieve system-level ESD robustness, with example simulations and test results. A few real-world system-level ESD protection design examples and their results are also discussed.

#### 7.5 Related Links

Table 7-2 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS       | PRODUCT FOLDER | ORDER NOW  | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|-------------|----------------|------------|---------------------|---------------------|---------------------|--|
| MSP430F5510 | Click here     | Click here | Click here          | Click here          | Click here          |  |
| MSP430F5509 | Click here     | Click here | Click here          | Click here          | Click here          |  |
| MSP430F5508 | Click here     | Click here | Click here          | Click here          | Click here          |  |
| MSP430F5507 | Click here     | Click here | Click here          | Click here          | Click here          |  |
| MSP430F5506 | Click here     | Click here | Click here          | Click here          | Click here          |  |
| MSP430F5505 | Click here     | Click here | Click here          | Click here          | Click here          |  |
| MSP430F5504 | Click here     | Click here | Click here          | Click here          | Click here          |  |
| MSP430F5503 | Click here     | Click here | Click here          | Click here          | Click here          |  |
| MSP430F5502 | Click here     | Click here | Click here          | Click here          | Click here          |  |
| MSP430F5501 | Click here     | Click here | Click here          | Click here          | Click here          |  |
| MSP430F5500 | Click here     | Click here | Click here          | Click here          | Click here          |  |

Table 7-2. Related Links

## 7.6 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### TI E2E™ Community

TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas, and help solve problems with fellow engineers.

#### TI Embedded Processors Wiki

Texas Instruments Embedded Processors Wiki. Established to help developers get started with embedded processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices.



#### 7.7 Trademarks

MSP430, MSP430Ware, Code Composer Studio, EnergyTrace, ULP Advisor, E2E are trademarks of Texas Instruments.

All other trademarks are the property of their respective owners.

# 7.8 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 7.9 Export Control Notice

Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from disclosing party under nondisclosure obligations (if any), or any direct product of such technology, to any destination to which such export or re-export is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws.

### 7.10 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



# Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





6-Feb-2020

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| MSP430F5500IRGZR | ACTIVE | VQFN         | RGZ                | 48   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5500        | Samples |
| MSP430F5500IRGZT | ACTIVE | VQFN         | RGZ                | 48   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5500        | Samples |
| MSP430F5501IRGZR | ACTIVE | VQFN         | RGZ                | 48   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5501        | Samples |
| MSP430F5501IRGZT | ACTIVE | VQFN         | RGZ                | 48   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5501        | Samples |
| MSP430F5502IRGZR | ACTIVE | VQFN         | RGZ                | 48   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5502        | Samples |
| MSP430F5502IRGZT | ACTIVE | VQFN         | RGZ                | 48   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5502        | Samples |
| MSP430F5503IRGZR | ACTIVE | VQFN         | RGZ                | 48   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5503        | Samples |
| MSP430F5503IRGZT | ACTIVE | VQFN         | RGZ                | 48   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5503        | Samples |
| MSP430F5504IPT   | ACTIVE | LQFP         | PT                 | 48   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430F5504            | Samples |
| MSP430F5504IPTR  | ACTIVE | LQFP         | PT                 | 48   | 1000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430F5504            | Samples |
| MSP430F5504IRGZR | ACTIVE | VQFN         | RGZ                | 48   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5504        | Samples |
| MSP430F5504IRGZT | ACTIVE | VQFN         | RGZ                | 48   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5504        | Samples |
| MSP430F5505IRGZR | ACTIVE | VQFN         | RGZ                | 48   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5505        | Samples |
| MSP430F5505IRGZT | ACTIVE | VQFN         | RGZ                | 48   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5505        | Samples |
| MSP430F5506IRGZR | ACTIVE | VQFN         | RGZ                | 48   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5506        | Samples |
| MSP430F5506IRGZT | ACTIVE | VQFN         | RGZ                | 48   | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5506        | Samples |
| MSP430F5507IRGZR | ACTIVE | VQFN         | RGZ                | 48   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5507        | Samples |



www.ti.com

6-Feb-2020

| Orderable Device | Status | Package Type               | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|----------------------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |                            | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| MSP430F5507IRGZT | ACTIVE | VQFN                       | RGZ     | 48   | 250     | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5507  | Samples |
| MSP430F5508IPT   | ACTIVE | LQFP                       | PT      | 48   | 250     | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430F5508      | Samples |
| MSP430F5508IPTR  | ACTIVE | LQFP                       | PT      | 48   | 1000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430F5508      | Samples |
| MSP430F5508IRGCR | ACTIVE | VQFN                       | RGC     | 64   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430F5508      | Samples |
| MSP430F5508IRGCT | ACTIVE | VQFN                       | RGC     | 64   | 250     | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430F5508      | Samples |
| MSP430F5508IRGZR | ACTIVE | VQFN                       | RGZ     | 48   | 2500    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5508  | Samples |
| MSP430F5508IRGZT | ACTIVE | VQFN                       | RGZ     | 48   | 250     | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5508  | Samples |
| MSP430F5508IZQE  | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQE     | 80   | 490     | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 85    | M430F5508      | Samples |
| MSP430F5509IPT   | ACTIVE | LQFP                       | PT      | 48   | 250     | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430F5509      | Samples |
| MSP430F5509IRGCR | ACTIVE | VQFN                       | RGC     | 64   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430F5509      | Samples |
| MSP430F5509IRGCT | ACTIVE | VQFN                       | RGC     | 64   | 250     | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430F5509      | Samples |
| MSP430F5509IRGZR | ACTIVE | VQFN                       | RGZ     | 48   | 2500    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5509  | Samples |
| MSP430F5509IRGZT | ACTIVE | VQFN                       | RGZ     | 48   | 250     | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5509  | Samples |
| MSP430F5509IZQER | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQE     | 80   | 2500    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 85    | M430F5509      | Samples |
| MSP430F5510IPT   | ACTIVE | LQFP                       | PT      | 48   | 250     | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430F5510      | Samples |
| MSP430F5510IPTR  | ACTIVE | LQFP                       | PT      | 48   | 1000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430F5510      | Samples |
| MSP430F5510IRGCR | ACTIVE | VQFN                       | RGC     | 64   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430F5510      | Samples |



# PACKAGE OPTION ADDENDUM

6-Feb-2020

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| MSP430F5510IRGCT | ACTIVE | VQFN         | RGC     | 64   | 250     | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430F5510      | Samples |
| MSP430F5510IRGZR | ACTIVE | VQFN         | RGZ     | 48   | 2500    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5510  | Samples |
| MSP430F5510IRGZT | ACTIVE | VQFN         | RGZ     | 48   | 250     | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-3-260C-168 HR | -40 to 85    | M430<br>F5510  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





6-Feb-2020

PACKAGE MATERIALS INFORMATION

www.ti.com 8-Nov-2019

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430F5500IRGZT | VQFN            | RGZ                | 48   | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5501IRGZR | VQFN            | RGZ                | 48   | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5501IRGZT | VQFN            | RGZ                | 48   | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5502IRGZR | VQFN            | RGZ                | 48   | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5502IRGZT | VQFN            | RGZ                | 48   | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5503IRGZT | VQFN            | RGZ                | 48   | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5504IPTR  | LQFP            | PT                 | 48   | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.9        | 12.0       | 16.0      | Q2               |
| MSP430F5504IRGZR | VQFN            | RGZ                | 48   | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5504IRGZT | VQFN            | RGZ                | 48   | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5505IRGZR | VQFN            | RGZ                | 48   | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5505IRGZT | VQFN            | RGZ                | 48   | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5506IRGZR | VQFN            | RGZ                | 48   | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5506IRGZT | VQFN            | RGZ                | 48   | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5507IRGZT | VQFN            | RGZ                | 48   | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5508IPTR  | LQFP            | PT                 | 48   | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.9        | 12.0       | 16.0      | Q2               |
| MSP430F5508IRGCR | VQFN            | RGC                | 64   | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5508IRGCT | VQFN            | RGC                | 64   | 250  | 180.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5508IRGZR | VQFN            | RGZ                | 48   | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 8-Nov-2019

| Device           | Package<br>Type                  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430F5508IRGZT | VQFN                             | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5509IRGCR | VQFN                             | RGC                | 64 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5509IRGCT | VQFN                             | RGC                | 64 | 250  | 180.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5509IRGZT | VQFN                             | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5509IZQER | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQE                | 80 | 2500 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q1               |
| MSP430F5510IPTR  | LQFP                             | PT                 | 48 | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.9        | 12.0       | 16.0      | Q2               |
| MSP430F5510IRGCR | VQFN                             | RGC                | 64 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5510IRGCT | VQFN                             | RGC                | 64 | 250  | 180.0                    | 16.4                     | 9.3        | 9.3        | 1.5        | 12.0       | 16.0      | Q2               |
| MSP430F5510IRGZT | VQFN                             | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSP430F5500IRGZT | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F5501IRGZR | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430F5501IRGZT | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F5502IRGZR | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430F5502IRGZT | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F5503IRGZT | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 8-Nov-2019

| Device           | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|-------------------------|-----------------|------|------|-------------|------------|-------------|
| MSP430F5504IPTR  | LQFP                    | PT              | 48   | 1000 | 350.0       | 350.0      | 43.0        |
| MSP430F5504IRGZR | VQFN                    | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430F5504IRGZT | VQFN                    | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F5505IRGZR | VQFN                    | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430F5505IRGZT | VQFN                    | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F5506IRGZR | VQFN                    | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430F5506IRGZT | VQFN                    | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F5507IRGZT | VQFN                    | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F5508IPTR  | LQFP                    | PT              | 48   | 1000 | 350.0       | 350.0      | 43.0        |
| MSP430F5508IRGCR | VQFN                    | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F5508IRGCT | VQFN                    | RGC             | 64   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F5508IRGZR | VQFN                    | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430F5508IRGZT | VQFN                    | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F5509IRGCR | VQFN                    | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F5509IRGCT | VQFN                    | RGC             | 64   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F5509IRGZT | VQFN                    | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F5509IZQER | BGA MICROSTAR<br>JUNIOR | ZQE             | 80   | 2500 | 350.0       | 350.0      | 43.0        |
| MSP430F5510IPTR  | LQFP                    | PT              | 48   | 1000 | 350.0       | 350.0      | 43.0        |
| MSP430F5510IRGCR | VQFN                    | RGC             | 64   | 2000 | 367.0       | 367.0      | 38.0        |
| MSP430F5510IRGCT | VQFN                    | RGC             | 64   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F5510IRGZT | VQFN                    | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |

9 x 9, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224597/A





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



7 x 7, 0.5 mm pitch

PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224671/A



PLASTIC QUADFLAT PACK- NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUADFLAT PACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUADFLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# PT (S-PQFP-G48)

### PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026
- D. This may also be a thermally enhanced plastic package with leads conected to the die pads.

# ZQE (S-PBGA-N80)

# PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-225
- D. This is a Pb-free solder ball design.

MicroStar Junior is a trademark of Texas Instruments.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated