#### PROGRAMMING IN PYTHON I

#### **Basics of Programming (Optional)**



Andreas Schörgenhumer Institute for Machine Learning





#### **Copyright Statement**

This material, no matter whether in printed or electronic form, may be used for personal and non-commercial educational use only. Any reproduction of this material, no matter whether as a whole or in parts, no matter whether in printed or in electronic form, requires explicit prior acceptance of the authors.

#### **Machine Code**

- Instructions to the machine (e.g., the controller) are encoded in bits
  - ☐ Machine Code is often visualized as a sequence of hexadecimal numbers

| bit pattern | decimal | hexadecimal | command  |
|-------------|---------|-------------|----------|
| 0000        | 0       | 0           | MOVE     |
| 0001        | 1       | 1           | ADD      |
| 0010        | 2       | 2           | MULTIPLY |
| 0011        | 3       | 3           |          |
| 0100        | 4       | 4           |          |
| 0101        | 5       | 5           |          |
| 0110        | 6       | 6           |          |
| 0111        | 7       | 7           |          |
| 1000        | 8       | 8           |          |
| 1001        | 9       | 9           |          |
| 1010        | 10      | Α           |          |
| 1011        | 11      | В           |          |
| 1100        | 12      | С           |          |
| 1101        | 13      | D           |          |
| 1110        | 14      | E           |          |
| 1111        | 15      | F           |          |

## SIMPLIFIED EXECUTION OF A PROGRAM



#### Setup

- This section will give you a rough idea about how a program is executed
- There are several hardware parts in a controller:
- Instruction Memory (IM): The program in machine code (e.g. stamp-card or flash-storage)
- 2. **Program Counter (PC):** Holds a value that represents the line in the code (starts at 0)
- 3. Registers (R): (Temporary) storage to store bit patterns
- Arithmetic Logic Unit (ALU): Circuit that performs arithmetic operations
  - □ These operations often use the same specific registers as input/output (=wired to the registers)
- 5. Control Unit (CU): Circuit that activates registers, ALU, and Program Counter based on current bit pattern in code

#### Simplified Execution of a Program (1)



This is our processor and on the right side we see our program (IM)

#### Simplified Execution of a Program (2)



**CU** fetches bit pattern from **IM** at line number stored in **PC** (e.g. 56). **CU** increases **PC** by one (e.g. to 57).

#### Simplified Execution of a Program (3)



Bit pattern Command Sum triggers CU to fetch next 2 bit patterns in code (adress R1 and R2) and set ALU to summation.

#### Simplified Execution of a Program (4)



**ALU** performs arithmetic summation with values (bit patterns) from inputs R1 and R2.

#### Simplified Execution of a Program (5)



Result value (bit pattern) from **ALU** is stored in R3. In next step, **CU** will fetch the next bit pattern.

#### Simplified Execution of a Program (6)

- As you can see, summing up two values effectively can require more than one line of Machine Code
  - 1. Move values to registers
  - 2. Perform summation
  - Move result from register to somewhere else
- This can get tedious and complex/difficult to read and is highly dependent on hardware
- → We would often like to get rid of (abstract from) these details/hardware

# ABSTRACTION AND LANGUAGES



#### **Abstraction and Languages (1)**

| Instructions as bits                             |  |
|--------------------------------------------------|--|
| Abstracts from Machine Code: More read-          |  |
| able than bits; still close to hardware; poten-  |  |
| tially very fast (full control, special hardware |  |
| functionalities accessible)                      |  |
| Abstracts from Assembly: Readable code;          |  |
| abstracts registers and instructions; fast be-   |  |
| cause whole program is compiled and op-          |  |
| timized at once (possibly for specific CPU       |  |
| architecture)                                    |  |
|                                                  |  |

#### **Abstraction and Languages (2)**

C#, Java

Abstracts further: Readable, convenient code but often no idea about actual instructions happening; medium/fast and compiled at once (to architecture independent intermediary format)

Python, R

Interpreted languages:<sup>1</sup> Lines of code are executed one-by-one (i.e., *interpreted*) → generally, no compilation of whole program but only individual lines; slow if not using specialized packages

<sup>&</sup>lt;sup>1</sup>Strictly speaking, it is actually the *implementation* of the language that holds the interpreted/compiled property. The default Python implementation, CPython, first compiles the code into bytecode which is then interpreted by a virtual machine. So contrary to the official documentation, Python (or rather its implementation) is actually compiled. See this discussion for more details.

### **HARDWARE**



#### Hardware (1)

- **CPU**: Central processing unit (the actual main processor)
- RAM: Random-access memory (the working memory as volatile¹ storage)
- **GPU**: Graphics processing unit (computer graphics, image processing, deep learning, etc.)
- SSD: Solid-state drive (non-volatile<sup>1</sup> storage via integrated circuit)
- HDD: Hard disk drive (non-volatile¹ storage via rotating disks)

<sup>&</sup>lt;sup>1</sup>Volatile memory needs constant power in order to retain data.

#### Hardware (2)

- To use a computer efficiently, you have to think about which parts to use for which task
- CPU (general computations) vs. GPU (dedicated to, e.g., matrix operations)
- RAM (small, fast) vs. SSD/HDD (large, slow)

### **Hardware – Approximate Operation Times**<sup>1</sup>

| System Event    | Actual Latency    | Scaled Latency      |
|-----------------|-------------------|---------------------|
| 1 CPU cycle     | $0.4 \mathrm{ns}$ | 1min                |
| Level 1 cache   | $0.9 \mathrm{ns}$ | $2.25 \mathrm{min}$ |
| DDR RAM         | $100 \mathrm{ns}$ | 4.17h               |
| SSD I/O         | 50–150 <b>µs</b>  | 86 – 260 d          |
| Rotational disk | 1-10ms            | 4.76–47.56yr        |

<sup>&</sup>lt;sup>1</sup>Intel Xeon processor E5 v4, 2.4GHz, latency times