## Multicore Architecture Programming – SIMD

## Olivier Aumage

Inria & LaBRI lab.

olivier.aumage @ inria.fr

2024 - 2025













# Introduction

# Doing More by Unit of Time

### Hardware parallelism

- Instruction-level parallelism (ILP)
  - Parallelism within a single instruction flow

- Thread-level parallelism (TLP)
  - Parallelism across multiple instruction flows





# Doing More by Unit of Time

## Hardware parallelism

- Instruction-level parallelism (ILP)
  - Parallelism within a single instruction flow

- Thread-level parallelism (TLP)
  - Parallelism across multiple instruction flows





# Instruction-Level Parallelism

### Extract parallelism within a single flow of instructions

- Overlap the processing of successive instructions
  - Pipelining
- Process several instructions at a given time
  - Overlapping / offload
  - Superscalar processing
- Apply an instruction on multiple data
  - SIMD instruction sets

### Single Instruction Multiple Data

- General principle
  - SIMD register == small vector



SIMD register 3 1 7 4

## Single Instruction Multiple Data

- General principle
  - SIMD register == small vector
  - SIMD arithmetic instructions
    - Ops applied to vector items...
    - ... in parallel



## Single Instruction Multiple Data

- General principle
  - SIMD register == small vector
  - SIMD arithmetic instructions
    - Ops applied to vector items...
    - ... in parallel



## Single Instruction Multiple Data

- General principle
  - SIMD register == small vector
  - SIMD arithmetic instructions
    - Ops applied to vector items...
    - ... in parallel
- Example
  - Intel Intrinsics Guide [link]



# Short History of SIMD Instruction Sets

## x86 & x86-64 architectures (Intel, AMD)

- MMX: Intel, 1997
  - 64-bit wide registers (mmx0...)
  - Operations on 2 x 32-bit, 4 x 16-bit, 8 x 8-bit integer elements
- 3DNow!: AMD, 1998, (deprecated)
  - Add 2 x single precision (32-bit) floating-point elements support
- SSE: Intel, 1999
  - 128-bit wide registers (xmm0..)
  - 4 x single precision floating-point
- **SSE2**: Intel, 2000
  - Add 2 x double precision (64-bit) floating-point elements support
  - Add integer elements support: 2 x 64-bit, 4 x 32-bit, 8 x 16-bit, 16 x 8-bit
  - Follow-ups: SSE3, SSSE3, SSE4...

- AVX: Intel, 2011 (Sandy Bridge proc.)
  - 256-bit wide registers (ymm0..)
  - Floating point instructions:
     4 x 64-bit (DP) & 8 x 32-bit (SP)
- AVX2: Intel, 2013 (Haswell proc.) [PlaFRIM miriel]
  - Add integer instructions: 64-bit, 32-bit, 16-bit, 8-bit elts
  - Fused Multiply-Accumulate (FMA), AMD 2012
- AVX-512: Intel
  - Multiple sub-sets of new instructions
  - 512-bit wide registers (zmm0..)
  - Masked operations
  - [link]

# Short History of SIMD Instruction Sets

### Some other contemporary architectures

#### ARM

- NEON: 128-bit registers, 8/16/32/64-bit integers, single precision floating point (+double prec. on 64-bit ARM archi. / AArch64)
- SVE: abstract, implementation-defined register width from 128-bit to 2048-bit

#### RISC-V

- RISC-V "V" vector extension, (spec. v1.0, 2021)
- ELEN: implementation defined max element size in bit
  - ELEN >= 8
- VLEN: implementation defined max register len
  - VLEN >= ELEN
  - VLEN <= 2^16</li>

# Programming with SIMD Instruction Sets

### Multiple means

- Vectorizing compilers
  - Origin
    - Libre & open source: GNU GCC, LLVM Clang
    - Vendor compilers
  - Languages
    - Parallel languages: OpenMP, OpenACC
    - Language extensions & pragmas
- Wrapper libraries
  - Mainly C++
- Intrinsics pseudo-routines
  - C/C++
  - [link Intel MMX / SSE / AVX], [link ARM SVE]
- Assembly language
  - Asm code

# Programming with SIMD Instruction Sets

### Multiple means

- Vectorizing compilers
  - Origin
    - Libre & open source: GNU GCC, LLVM Clang
    - Vendor compilers
  - Languages
    - Parallel languages: OpenMP, OpenACC
    - Language extensions & pragmas
- Wrapper libraries
  - Mainly C++
- Intrinsics pseudo-routines
  - C/C++
  - [link Intel MMX / SSE / AVX], [link ARM SVE]
- Assembly language
  - Asm code

```
#include <immintrin.h>
void xpy (float *x, float *y, float *z, int vector size)
  for (i=0; i<vector size; i+=REG NB ELEMENTS)</pre>
    m256 reg_x;
    m256 reg y;
    <u>__m256</u> reg_z;
    /* Load A and B arrays in SIMD registers */
    reg x = mm256 load ps(&x[i]);
    reg y = mm256 load ps(&y[i]);
    /* Perform SIMD add operation */
    reg_z = \underline{mm256\_add\_ps}(reg_x, reg_y);
    /* Store SIMD register in C array */
    _mm256_store_ps(&z[i], reg_z);
```

Addition of two vectors of single precision float elements in AVX2 (Note: assuming vectors are properly aligned, and vector\_size is a multiple of the number of REG\_NB\_ELEMENT)

### Load / Store / Set\*

#### Load

Load data from memory into a SIMD register:

```
    Aligned data: _mm256_load_*
    Unaligned data: _mm256_loadu_*
```

#### Store

Store data from a SIMD register into memory

```
    Aligned data: _mm256_store_*
    Unaligned data: _mm256_storeu_*
```

#### Set

• Set the value of a SIMD register

```
• Set all reg. elements to zero: _mm256_setzero_*
```

- Set all reg. element to the same value: \_mm256\_set1\_\*
- Set all reg. elements to distinct values: \_mm256\_set\_\*

### Load / Store / Set\*

#### Load

Load data from memory into a SIMD register:

```
    Aligned data: _mm256_load_*
    Unaligned data: _mm256_loadu_*
```

#### Store

Store data from a SIMD register into memory

```
Aligned data: _mm256_store_*Unaligned data: _mm256_storeu_*
```

#### Set

Set the value of a SIMD register

```
    Set all reg. elements to zero: _mm256_setzero_*
    Set all reg. element to the same value: _mm256_set1_*
```

Set all reg. elements to distinct values: \_mm256\_set\_\*

### Allocating aligned memory

```
malloc(size) → aligned_alloc(alignment, size)
```

Available in standard C 11

#### **Arithmetics**

- Add
  - Add two registers, element by element: \_mm256\_add\_\*
- Sub, Mul
  - Subtract two registers, element by element: \_mm256\_sub\_\*
  - Multiply two registers, element by element: \_mm256\_mul\_\*
- Horizontal Add, Sub
  - Add adjacent pairs of elements: \_mm256\_hadd\_\*
  - Subtract adjacent pairs of elements: \_mm256\_hsub\_\*
- Fused Multiply-Accumulate (FMA)
  - "d = a x b + c" in a single operation: \_mm256\_fmadd\_\*

#### **Arithmetics**

- Add
  - Add two registers, element by element: \_mm256\_add\_\*
- Sub, Mul
  - Subtract two registers, element by element: \_mm256\_sub\_\*
  - Multiply two registers, element by element: \_mm256\_mul\_\*
- Horizontal Add, Sub
  - Add adjacent pairs of elements: \_mm256\_hadd\_\*
  - Subtract adjacent pairs of elements: \_mm256\_hsub\_\*
- Fused Multiply-Accumulate (FMA)
  - "d = a x b + c" in a single operation: \_mm256\_fmadd\_\*



### **Comparison operators**

- Cmpeq
  - Compare two registers element by element for equality: \_mm256\_cmpeq\_\*
- Cmpgt
  - Compare two registers element by element for "<" (greater-than) operator: \_mm256\_cmpgt\_\*

### **Boolean operators**

- And
  - Apply "and" operator, bit by bit: \_mm256\_and\_\*
- Not, Andnot, Or, Xor
  - \_mm256\_[not | andnot | or | xor ]\_\*
- Shift left, right
  - Shift each element bit-wise by some number of bits to the left: \_mm256\_[sll | sla]\*
  - Shift to the right: \_mm256\_[srl | sra]\*

### Shuffle / Permute / Blend / Broadcast

#### • Permute / shuffle

- Pick selected elements from a register, from two registers (naming not entirely consistent):
  - \_mm256\_permute\*
  - \_mm256\_shuffle\_\*

#### Blend

• Pick selected elements from either a first register or a second register: \_mm256\_blend\_\*

#### Broadcast

- Copy a register element value to the all the other elements.
  - Example: \_mm256\_broadcastd\_epi32

#### Note

- Control by immediate value: compile-time constant mandatory
- Control by register: can be computer at runtime

### Extract / Insert / Pack / Unpack

#### Extract

- Extract a specific element or part from a register
- \_mm256\_extract\*

#### Insert

- Set the value of a specific register element
- \_mm256\_insert\*

#### Pack

- Convert elements of two registers to half-shorter elements, and interleave them in a single register
- \_mm256\_packs\_\*

#### Unpack

- Interleave the higher [or lower] part of two registers and interleave them in a single register:
- mm256 unpackhi \*
- \_mm256\_unpacklo\_\*

#### Gather

- Gather
  - Collect indirectly addressed data elements from memory into a register
  - \_mm256\_[ i32 | i64 ]gather\_\*

## TD

Introduction to using *intrinsics* routines for the Intel AVX2 instruction set

- Assignment, source codes, additional slides
  - Moodle ENSEIRB, IT390 course

.

.

• .

•