## **VHDL** in more detail

Bert Molenkamp

Department of Electrical Engineering, Mathematics and Computer Science
University of Twente
PO Box 217
7500 AE Enschede
the Netherlands
email: e.molenkamp@utwente.nl



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

1

## **Contents**

- Data types
- Operators
- Overloading
- Subprograms
- Packages
- Analysis order
- Sequential statements
- Concurrent statements
- Modeling delay
- Generic descriptions
- Multiple driven signal
- Port map pitfalls
- Qualification



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

# Data types; enumeration

- Scalar types
  - Enumeration type

```
predefined
```

TYPE character IS ...(ASCII VHDL'87, ISO-8859-1 since VHDL'93)

TYPE bit IS ('0', '1');

TYPE boolean IS (false,true);

TYPE severity\_level IS (note,warning,error,failure)

file\_open\_kind and file\_open\_status (since VHDL'93)

user-defined

in library IEEE

TYPE std\_ulogic IS ('U', 'X', '0', '1', 'Z', 'W', 'L', 'H', '-');

in your own library perhaps:

TYPE traffic\_light\_color IS (red,yellow,green);



Order is important; e.g. left most element is the default initial value.



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

3

## Data types; integer

- The standard does not include, explicitly nor implicitly, a bit representation!
- The minimal range implies that 1-complement representation with 32 bits is possible.
- Most tools use a 2-complement representation.



predefined

TYPE integer IS .... minimal range -2147483647 to +2147483647 (bounds included)

user-defined

TYPE byte IS RANGE 0 TO 255;



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail





# Data types; physical

- scalar types, cont'd
  - Physical types

```
predefined
```

```
time, implementation defined,
```

```
TYPE time IS RANGE implementation defined UNITS
                             -- primary unit
         = 1000 fs;
                             -- secondary units
         = 1000 ps;
   ns
         = 1000 ns;
   us
         = 1000 us;
         = 1000 ms;
   sec
   min
        = 60 sec;
         = 60 min;
   hr
END UNITS;
```

- minimum range guaranteed -2<sup>31</sup>-1 +2<sup>31</sup>-1 only -2.147 us , 2.147 us (with 32 bits)
- base unit selectable
- most tools support 64 bits, -2.5 hours + 2.5 hours

#### user-defined



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

7

# Data types; floating point

Floating point types

```
real
```

Since VHDL Std 1076-2002 it is required to support the IEEE Std 754 or IEEE Std 854 floating point standard with a minimum of 64 bits.

user-defined

TYPE probability IS RANGE 0.0 TO 1.0;



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

```
Data types; array
    Composite types

    Array types

             constrained and unconstrained
                TYPE word IS ARRAY (15 DOWNTO 0) OF bit;
                TYPE memory IS ARRAY (natural RANGE <>) OF word;
                VARIABLE w1 : word;
                VARIABLE mem: memory (0 TO 255);
                          mem(1) := "111111111111111";
                          mem(2)(5 downto 1) := "00000";
             predefined
                TYPE bit_vector IS ARRAY (natural RANGE <>) OF bit;
                TYPE string IS ARRAY (positive RANGE <>) OF character;
             SUBTYPE natural IS integer RANGE 0 TO integer'HIGH;
             SUBTYPE positive IS integer RANGE 1 TO integer'HIGH;
                             © 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail
```



```
Data types; record

    Record type

                    TYPE date IS RECORD
                                     : integer RANGE 1 TO 31;
                      month
                                     : name_of_month;
                      year
                                      : integer;
                    END RECORD;
                    VARIABLE date1, date2, date3 : date;
      date1.day := 2;
                                  date3 := date2;
                                  positional association
                                  date2 := (2, March, 2001);
     named association
     date2 := (month => March, year => 2001, day => 2);
                                © 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail
```



# Data types; file

- File types
  - VHDL'87:

File is not an object.

Opening and Closing of a file depends on the location of the file declaration.

Since VHDL'93:

Files are really supported.

File is an object.

Can be used as parameter in

functions/procedures

During simulation files can be opened and closed.

Files types are available in a way like in many other programming languages





© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

13

# **Operators**; enumeration

### enumeration type

relational: =, /=, <, <=, >, >= result of type boolean.

#### boolean and bit

logical: and, or, nand, nor, xor, xnor, not And, or, nand, nor are short-circuit

And how to deal with logical operators for our own 'logical' types, like std\_ulogic?





© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

# **Overloading**

FUNCTION "and" (I,r: std\_ulogic) RETURN std\_ulogic;

- Write a function (or a procedure)
- If it is an operator add quotes, like "and"

#### overloading

The selection of a function / procedure is determined by:

- the name, and
- the types

Infix operators may also be used as prefix operators adding quotes

y := a AND b; -- infix y := "AND"(a,b); -- prefix



0

© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

15

# **Bit string literal**

Three base specifiers are supported

- B Binary, B"01\_10";
- O Octal, O"03\_7"; 3 bits for each digit
- ⇒ X Hex, X"7\_F"; 4 bits for each digit

underscores for readability only

In VHDL'87 the bit string literal must be a bit\_vector In VHDL'93 the bit string literal should be a type with at least the elements '0' and '1', e.g. also std\_logic\_vector



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

# **Operators**; integer

### integer types

relational: =, /=, <, <=, >, >= result of type boolean. arithmetic: +, -, \*, /, \*\*, mod, rem, abs •division truncates towards 0, like "DIV" in PASCAL

#### mod versus rem

 $5 \mod 3 = 2$ rem 3 = 2 $(-5) \mod 3 = 1$ (-5) rem 3 = -2 $(-5) \mod (-3) = -2$ (-5) rem (-3) = -2 $5 \mod (-3) = -1$ 5 rem (-3) = 2



# **Operators**; floating point

#### floating point types

relational: =, /=, <, <=, >, >= result of type boolean. arithmetic: +, -, \*, /, abs

\*\* with right operand of integer type



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail : 18





```
Operators; record
            record types
            relational: =, /= result of type boolean.
            TYPE demo1 IS RECORD a : integer; END RECORD;
            TYPE demo2 IS RECORD a,b: integer; END RECORD;
              VARIABLE x1 : demo1;
              VARIABLE x2 : demo2;
                                                 valid
                                                 x1:=(a=>5);
                                                 x2:=(5,7);
                                                 x2:=(a=>5,b=>7);
              illegal
              x1:=(5);
               If an array or a record has one element a named
               association is required for assignment.
                                 © 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail
```



# **Subprograms**

#### Two kind of subprograms

- functions
- procedures

Signals may not be declared in subprograms.

#### functions

exactly one result

can drive a signal <u>and</u> a variable
no wait statements allowed

#### procedures

•any number of results

•can drive only a signal <u>or</u> only a variable

•wait statements are allowed



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

23

# Function, an example

```
FUNCTION reduce_or (inp : bit_vector( 3 DOWNTO 0)) RETURN bit IS
```

VARIABLE tmp : bit;

**BEGIN** 

tmp := '0';

FOR I IN 3 DOWNTO 0 LOOP

tmp := tmp OR inp(i);

**END LOOP**;

RETURN tmp;

END reduce\_or;

But what if the length of the input vector is changed?



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

```
Function, an example of an unconstrained array
     FUNCTION reduce_or (inp : bit_vector) RETURN bit IS
      VARIABLE tmp : bit;
     BEGIN
                                     Simulates faster
      tmp := '0';
                                    FUNCTION reduce_or (inp : bit_vector) RETURN bit IS
      FOR i IN inp'RANGE LOOP
                                    BEGIN
       tmp := tmp OR inp(i);
                                     FOR i IN inp'RANGE LOOP
      END LOOP;
                                        IF inp(i)='1' THEN RETURN '1'; END IF;
      RETURN tmp;
                                     END LOOP;
     END reduce_or;
                                     RETURN '0';
                                    END reduce_or;
   Not allowed is:
     FUNCTION <name><input> RETURN bit_vector(1 DOWNTO 0) ....
   Use (or a subtype):
     FUNCTION <name><input> RETURN bit_vector ....
                                 © 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail
```

# Procedure, an example PROCEDURE reduce\_or (inp : bit\_vector; res : OUT bit) IS VARIABLE tmp : bit; BEGIN tmp := '0'; FOR i IN inp'RANGE LOOP tmp := tmp OR inp(i); END LOOP; res := tmp; END reduce\_or; Return statement allowed in a procedure

# Package and package body

- Packages can encapsulate subprograms and types to be used elsewhere.
- The interface of a subprogram in the package
- The body of a subprogram in the package body (the interface declaration is repeated)
- Local subprograms and types allowed in package body
  - no interface declaration in the package for these subprograms



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

27

# Package and package body /2

```
PACKAGE demo IS

FUNCTION reduce_or (inp : bit_vector) RETURN bit;
END demo;
```

```
PACKAGE BODY demo IS
```

```
FUNCTION reduce_or (inp : bit_vector) RETURN bit IS VARIABLE tmp : bit;
BEGIN
```

DECIN

tmp := '0';

FOR i IN inp'RANGE LOOP

tmp := tmp OR inp(i);

**END LOOP**;

**RETURN** tmp;

END reduce\_or;

END demo;



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

# Package and package body /3

LIBRARY ieee; USE ieee.std\_logic\_1164.ALL; LIBRARY work; **USE** work.demo.ALL; **ENTITY usedemo IS** PORT (a, b : IN std\_logic);

- "Library work" is default library clause. It is not necessary to write it explicitly.
- Implicitly declared above each design unit is: LIBRARY std, work; USE std.standard.ALL; -- package 'standard' contains predefined environment



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

## **Analysis order**

- Primaries (entities, packages) must be analyzed before their secondaries (resp. architecture and package body).
- If a primary is analyzed all places where that primary is used should be analyzed again too.
- If a secondary is changed then only that is to be analyzed.

Place primaries and secondaries in different files.

Use logical names for the files, e.g.

mux-behaviour.vhd architecture behaviour





© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

# **Sequential statements**

- In processes and subprograms
- Order dependent

if statement
case statement
loop statement
next statement
exit statement
procedure call
statement
return statements
null statement
wait statement
assert statement



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

31

## If statement

```
IF cond THEN ... END IF;
```

IF cond THEN ... ELSE ... END IF;

IF cond THEN ... ELSIF cond1 THEN ... END IF;

```
IF i='1'

THEN y := '0';

ELSE y := y;

END IF;

IF i='1'

THEN y := '0';

END IF;

IF i='1'

THEN y := '0';

ELSE NULL;

END IF;
```



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

```
case statement
                                        eselection must be
                                            •discrete type, or
     CASE selection IS
                                            •one dimensional array
      WHEN choice1 => ...
                                       •no overlap in the choices
                                        •each value in the selection should occur in the choices
      WHEN choice2 => ...
                                             •WHEN OTHERS is optional (last choice!)
      WHEN OTHERS => ...
                                        •locally static expression required for selection
     END CASE;
      VARIABLE sel : integer;
      CASE sel IS
       WHEN 0 TO 5 => ...
                                -- values 0 up to 5
       WHEN 7 | 10 | 2**10 => ... -- 'or'
       WHEN OTHERS => ...
      END CASE;
                                   © 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail
                                                                                             33
```

## case statement /2 Illegal; legal since VHDL'2008 -- a and b of type bit CASE a&b IS WHEN "00" => y <= i0; WHEN "01" => y <= i1; WHEN "10" => y <= i2; WHEN "11" => y <= i3; valid solution **END CASE**; VARIABLE sel : bit\_vector(1 DOWNTO 0); Illegal since the type of a&b is unknown. Legal since 2008 sel := a&b; because we are interested in the pattern only. CASE sel IS WHEN "00" => ... 0 34 © 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

#### Loop, next, and exit statements · Loop variable is implicitly FOR I IN 0 TO 5 LOOP declared in a for scheme. y:=y+i; Tip: don't declare an object with END LOOP; the same name • 'For' and 'While' scheme are optional. y := 0; FOR i IN 0 TO 10 LOOP < <statement(s)> NEXT WHEN i>=6; y:=y+i; VARIABLE i : integer; **END LOOP;** y := 0; i := 0;WHILE i < 5 LOOP y := 0;i := i + 1; FOR i IN 0 TO 10 LOOP y:=y+i; y:=y+i; **END LOOP**; EXIT WHEN i=5; <statement(s)> END LOOP; <statement> © 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail 35

# next, and exit statements Optional in the next and the exit statement is: label condition a:LOOP b:LOOP **EXIT WHEN cond1**; -- out of loop with label b if cond1 is true EXIT a WHEN cond2; -- out of loop with label a if cond2 is true EXIT a; -- out of loop with label a END LOOP b; **END LOOP**; 9 © 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail 36

## **Wait statement**

- suspends a process or procedure.
- wait on <sensitivity list>
  - WAIT ON a,b;
  - resume if a and/or b is changed
- wait until <condition>
  - WAIT UNTIL clk='1';
  - resume if clock becomes '1', an event is required!
    This is equivalent with:
     LOOP
     WAIT ON clk;
     EXIT WHEN clk='1';
    END LOOP;
- wait for <time-out>
  - WAIT FOR 10 ns;
  - resume after 10 ns.



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

37

## Wait statement /2

#### General case:

WAIT ON a UNTIL b='1' FOR 10 ns;

Process or procedure resumes if

- time-out interval is expired, or
- an event on signal a AND condition b='1' is true.

In the example above an event on signal b is not required



WAIT UNTIL b='1'; similar as WAIT ON b UNTIL b='1'; WAIT ON a UNTIL b='1'; not similar as WAIT ON a,b UNTIL b='1';



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

# ASSERT cond REPORT "message" SEVERITY <severity\_level> If the condition is not fulfilled then • message is shown, and • depending on the severity level simulation stops TYPE severity\_level IS (note,warning,error,failure); PROCESS BEGIN WAIT UNTIL clk='1'; ASSERT d'STABLE( 10 ns ) REPORT "setup violation" SEVERITY error; q <= d; END PROCESS;



# Conc. signal assignment statement

- Conditional
- Selected

has same requirements as the case statement.

#### conditional

y <= a; z <= a WHEN inp= '1' ELSE b WHEN inp= '0' ELSE 'X';

#### selected

WITH inp SELECT
z <= a WHEN '1',
b WHEN '0',
'X' WHEN OTHERS;



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

41

## **Concurrent assert statement**

ASSERT cond REPORT "message" SEVERITY <severity\_level>

If the condition is not fulfilled then

- message is shown, and
- depending on the severity level simulation stops

TYPE severity\_level IS (note,warning,error,failure);

ASSERT a>b REPORT "a is not greater then b" SEVERITY error;



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

# **Component instantiation statement**

COMPONENT i8086 PORT (..) END COMPONENT BEGIN

inst: i8086 PORT MAP (..);

- flexibility for the future; easy replacement of an old component with a new one.
- Top-down design possible; late binding (configuration)



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

43

# **Component instantiation statement /2**

VHDL'93 also allows direct instantiation of a design entity.

**BEGIN** 

inst: ENTITY work.i8086(behaviour) PORT MAP (..);

or

**BEGIN** 

inst: CONFIGURATION work.conf PORT MAP (..);



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

## **Generate statement**

A mechanism for iterative elaboration of a description.



label\_required:FOR i IN a'RANGE GENERATE

fulladder: fa PORT MAP (a(i), b(i), c(i), c(i+1), s(i));

**END GENERATE**;

Since VHDL'93 a declarative region is optional

.....GENERATE

SIGNAL c : bit\_vector(...

BEGIN

fulladder: FA .....



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

45

## **Process statement**

**BEGIN** 

label\_optional:PROCESS (sensitivity\_list\_optional)

<declarative region>

<seq. statements>

**END PROCESS;** 

•Signal declarations are not allowed in the declarative region.

•A process statement should have at least one wait statement.

•A process statement with a sensitivity list after the keyword PROCESS may have no other wait statement.

## Following processes are equivalent

PROCESS(a)
BEGIN
b <= a;
END PROCESS;

PROCESS
BEGIN
b <= a;
MAIT ON a;
END PROCESS;



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

## **Block statement**

label\_required:BLOCK

<declarative region>

**BEGIN** 

<concurrent statements>

**END BLOCK**;

•Variable declarations are not allowed in the declarative region.

•The label is required for configuration specification.

•Block statements can have a guard. Like label:BLOCK(a='1') .....

Not part of this course.



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

47

# **Concurrent procedure call**

- A procedure can also be used as a concurrent procedure call.
- The default object class of mode *input* of a procedure is *constant* and that of the mode *output* is *variable*.

PROCEDURE wire ( a : IN bit; b : OUT bit) IS BEGIN

b := a;

END wire; Object explicitly given

PROCEDURE wire (CONSTANT a : IN bit;

**VARIABLE b: OUT bit) IS** 

BEGIN b := a; END wire;



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

# **Concurrent procedure call /2**

## Object explicitly given

PROCEDURE wire ( a: IN bit; **SIGNAL** b : OUT bit) IS

**BEGIN** 

b <= a; -- note the changing of the assignment operator symbol **END** wire:

#### concurrent procedure call

ARCHITECTURE .. **BEGIN** 

wire(c,d); -- concurrent

### is equivalent with

ARCHITECTURE .. **BEGIN PROCESS BEGIN** wire(c,d); -- sequential

WAIT ON c; **END PROCESS;** 

© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail : 49

## **Modeling delay**

- Inertial delay y <= x AFTER 10 ns;
  - Default delay mechanism
  - Signal y only changes if the change of signal x is stable for the given time period (10 ns).
  - Modeling delay of physical components.
- Transport delay z <= TRANSPORT x AFTER 10 ns;
  - Signal z is equal x with a delay of 10 ns.
  - · Modeling wire delay.





© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

# Modeling delay /2

- Multiple assignments to a signal is possible.
- Time must be in increasing order.
- Time is relative to the current simulation time.

y <= '0' AFTER 10 ns, '1' AFTER 20 ns, '0' AFTER 30 ns;

unchanged current + 10 ns current + 20 ns current + 30 ns



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

51

# **Generic descriptions**

- Most descriptions have similar behaviour, only the constraints are different
- **♦ VHDL supports:** 
  - unconstrained arraysFUNCTION reduce\_or (inp : bit\_vector) RETURN bit;
  - generics in the entity declaration are global constants. "Global" means that during elaboration the constant value is determined. (Local constants; value of constant known at analysis time).

A selection expression in the case statement need to be a *locally* static expression.



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

# **Generic descriptions /2**

- OPEN, then default value is used.
- No semicolon after GENERIC MAP (if a PORT MAP follows).
- If named association is used then the order is not important

#### **ENTITY inv IS**

GENERIC (delay : time := 10 ns; width : positive := 1);

PORT (a : IN bit\_vector(1 TO width); b : OUT bit\_vector(1 TO width));

END inv;

ARCHITECTURE behaviour OF inv IS BEGIN

b <= NOT a AFTER delay; END behaviour;

#### examples of instantiations

inst1:inv GENERIC MAP(20 ns,4) PORT MAP(x, y);

inst2:inv GENERIC MAP(30 ns,5) PORT MAP(v, u);



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

53

## **Attributes**

The language has a rich set of attributes. The often used attributes are:

- 'event exa: clk'event
  Is a function that results in a boolean. The boolean is true if there
  is an event on the signal clk.
- 'stable(<time\_period\_is\_optional>)
   ls a signal of type boolean. The boolean is true if the signal is stable for the given time period.
   If no time period is given the value is the inverse of the 'event attribute (but still a signal)



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

## Attributes /2

- 'left and 'right Returns the left/right bound of an array
- 'range Returns the range, from left to right, of the array
- 'reverse\_range Returns the range, from right to left, of the array
- 'length Returns the length of the array

VARIABLE a : bit\_vector (4 DOWNTO 2); VARIABLE b : bit\_vector (8 TO 10);

a'LEFT is 4

a'RANGE is 4 DOWNTO 2 b'REVERSE\_RANGE is 10 DOWNTO 8 b'LENGTH is 3

VARIABLE c : bit\_vector (5 TO 2); is legal; it is a *null* array!



**(** 

© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

55

## Multiple driven signal

- Each process creates exactly one driver for every signal assigned to in that process.
- What should be the final value of the signal?
  - The user has to define a function with the desired behaviour.
  - A subtype is needed with this function; a resolution function
- Often these subtypes are already available in a package.

process1:x <= '0' WHEN a='1' ELSE '1';

process2:PROCESS (a) BEGIN

x <= '1';

x <= TRANSPORT '0' AFTER 10 ns; END PROCESS;



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

# Std\_logic\_1164

Types in Std\_logic\_1164

- std\_ulogic (std\_ulogic\_vector)
  - no resolution function, hence no multiple driven signal allowed.
- std\_logic (std\_logic\_vector)
  - · a resolution function is attached to the type
  - procedure as follows (see figure):

values at same level, then

not equal values → value one level higher

equal values > value is the same

('-' → value 'X' in combination with 'U' the result is 'U')

values not at same level, then the highest value is the resolved value.



$$\begin{array}{l} ('0',\,'1') \to \,'X' \\ ('H',\,'0') \to \,'0' \\ ('0',\,'Z',\,'1') \to (('0',\,'Z'),\,'1') \to ('0',\,'1') \to \,'X' \end{array} \ \ \text{The order is not defined!}$$



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

57

## **Std\_logic\_1164/2**

- Std\_logic is a subtype of std\_ulogic
- Std\_logic\_vector is a not subtype of std\_ulogic\_vector.

VARIABLE ulog: std\_ulogic; VARIABLE log: std\_logic;

VARIABLE ulogv : std\_ulogic\_vector(2 DOWNTO 0); VARIABLE logv : std\_logic\_vector(2 DOWNTO 0);

.....

log := ulog; -- valid, same base type! ulogv := logv; -- illegal, different types

Conversion functions available in package std\_logic\_1164, e.g.

FUNCTION To\_StdLogicVector (s:std\_ulogic\_vector) RETURN std\_logic\_vector;

FUNCTION To\_StdULogicVector ( s : std\_logic\_vector ) RETURN std\_ulogic\_vector;



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail





## **Test Bench /6**

```
ARCHITECTURE compare_with_golden_unit OF test_bench1 IS

COMPONENT sr_latch

PORT (s, r : IN std_ulogic;
 q, qn : OUT std_ulogic);

END COMPONENT;

COMPONENT test_set

PORT (set, reset : OUT std_ulogic := '0');

END COMPONENT;

COMPONENT verifier

PORT (q_des,q_gold,qn_des,qn_gold : IN std_ulogic;
 good : OUT boolean);

END COMPONENT;

SIGNAL s,r,q_des,qn_des,q_gold,qn_gold : std_ulogic;

cont'd on next slide
```

© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail : 61

# Test bench /7

Configuration specification

```
FOR design:sr_latch USE ENTITY work.sr_latch(dataflow);

FOR golden_unit:sr_latch USE ENTITY work.sr_latch(behaviour);

BEGIN

design:sr_latch PORT MAP(s,r,q_des,qn_des);

golden_unit:sr_latch PORT MAP (s,r,q_gold,qn_gold);

testb:test_set PORT MAP(s,r);

ver:verifier PORT MAP (q_des,q_gold,qn_des,qn_gold,good);

END compare_with_golden_unit;
```



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

# **Configuration**

 Component specification in an architecture ARCHITECTURE ..

FOR inst:inverter USE ENTITY work.inv(behaviour);

- Default binding
  - If no configuration is given.
  - The last compiled architecture corresponding to the entity.
     Note: the entity declaration must exactly be the same (typographic!) as the component declaration.
  - The entity declaration must be exactly the same (the same names, and the same order, ..) as the component declaration.
  - Some tools require for default binding an <u>empty</u> configuration declaration.



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail



# Test Bench /9 Problem of the verifier: When is the output stable? ARCHITECTURE behaviour OF verifier IS BEGIN PROCESS BEGIN WAIT FOR 50 ns; good <=(q\_gold=q\_des) AND (qn\_gold=qn\_des); END PROCESS; END behaviour; In a synchronous system the wait statement can be replaced with Wait until clk='1';



# Port map / pitfalls

The actual in the association list of a port map must be signal.

```
Entity funny is

port (z : bit_vector(0 to 1) ...

signal a1, a2 : bit;

Signal v : bit_vector (0 to 1);

Not allowed is:

| lbl : funny port map (a1 & a2, ..)
| Since a1 & a2 is an expression, not a signal

Allowed is:

| v<= a1 & a2; | lbl : funny port map (v,..)
| or
| lbl : funny port map (z(0)=>a1, z(1)=>a2,..)
```

0

© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

67

# Port map / pitfalls

The actual in the association list of a port map must be signal.

```
Entity funny is

port (z : bit ...

Allowed is (since 1993)

Ibl : funny port map ('1', ..)
```

```
Entity funny is

port (z : out bit ...

Output not connected:

Ibl : funny port map (OPEN, ..)
```



© 1989-2011 E. Molenkamp, University of Twente, the Netherlands, VHDL in more detail

```
Oualification

If the language can not determine the type a qualification is necessary.

PROCEDURE Do_something (c : character);
PROCEDURE Do_something (c : bit);

Illegal: is '0' a bit or a character?

Do_something('0');

qualification

Do_something( bit' ( '0' ) );
```

