



# DW02\_multp

### Partial Product Multiplier

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

#### Parameterized word lengths

- Parameterized sign extension of partial product outputs for use in summing products
- Unsigned and signed (two's-complement) data operation
- Parameter control over carry-save (CS) design verification method (only for the Verilog simulation model in VCS)

# a tc out0 out1

**Revision History** 

# **Description**

DW02\_multp determines the partial product of the operands a and b. The multiplier does not use a final carry-propagate adder and the result is in redundant carry-save format. The actual product of a and b is the sum of the DW02\_multp outputs out0 and out1, where a  $\times$  b = (out0 + out1) mod  $2^{out\_width}$ . The control signal tc determines whether the input data is interpreted as unsigned (tc = 0) or signed (tc = 1) numbers.

Table 1-1 Pin Description

| Pin Name | Width               | Direction | Function                                         |  |
|----------|---------------------|-----------|--------------------------------------------------|--|
| а        | a_width bits        | Input     | Multiplier                                       |  |
| b        | <i>b_width</i> bits | Input     | Multiplicand                                     |  |
| tc       | 1 bit               | Input     | Two's complement control:  0: Unsigned 1: Signed |  |
| out0     | out_width bits      | Output    | Partial product of (a × b)                       |  |
| out1     | out_width bits      | Output    | Partial product of (a × b)                       |  |

**Table 1-2** Parameter Description

| Parameter | Values                  | Description                  |  |
|-----------|-------------------------|------------------------------|--|
| a_width   | ≥ 1                     | Word length of a             |  |
| b_width   | ≥ 1                     | Word length of b             |  |
| out_width | ≥ a_width + b_width + 2 | Word length of out0 and out1 |  |

Table 1-2 Parameter Description (Continued)

| Parameter             | Values               | Description                                                                                                                                              |
|-----------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| verif_en <sup>a</sup> | 0 to 3<br>Default: 2 | Verification enable control (this parameter affects only the Verilog simulation model when using VCS; it has no effect on the synthesis implementations) |
|                       |                      | ■ 0: Outputs out0 and out1 are always the same for a given input pair (a, b)                                                                             |
|                       |                      | ■ 1: MSB of out 0 is always '0'; out 0 and out 1 change with time (are random) for the same input pair (a, b)                                            |
|                       |                      | ■ 2: MSB of out0 or out1 is always '0'; out0 and out1 change with time (are random) for the same input pair (a, b)                                       |
|                       |                      | ■ 3: No restrictions on MSBs of out0 and out1; out0 and out1 change with time (are random) for the same input pair (a, b)                                |

a. Although the *verif\_en* value can be set for all simulators, carry-save (CS) randomization is only implemented for the Verilog simulation model when using VCS.

Table 1-3 Synthesis Implementations

| Implementation Name | Function                                 | License Feature Required |  |  |
|---------------------|------------------------------------------|--------------------------|--|--|
| pparch <sup>a</sup> | Delay-optimized flexible parallel-prefix | DesignWare               |  |  |
| apparcha            | Area-optimized flexible parallel-prefix  | DesignWare               |  |  |

a. The 'pparch' (optimized for delay) and 'apparch' (optimized for area) implementations are dynamically generated to best meet your constraints. The 'pparch' and 'apparch' implementations can generate a variety of multiplier architectures including Radix-2 non-Booth, Radix-4 non-Booth, Radix-4 Booth recoded and Radix-8 Booth recoded. Generation of 'pparch' and 'apparch' implementations automatically detects which input would be best suited to be considered the multiplier as opposed to the multiplicand (for Booth recoding). The pparch and apparch implementations are generated making use of any special arithmetic technology cells that are found to be available in your target technology library. The dc\_shell command, set\_dp\_smartgen\_options, can be used to force specific multiplier architectures. For more information on forcing generated arithmetic architectures, use 'man set\_dp\_smartgen\_options' (in dc\_shell) to get a listing of the command options.

Table 1-4 Simulation Models

| Model                                       | Function                             |
|---------------------------------------------|--------------------------------------|
| DW02.DW02_MULTP_CFG_SIM                     | Design unit name for VHDL simulation |
| dw/dw02/src/DW02_multp_sim.vhd <sup>a</sup> | VHDL simulation model source code    |
| dw/sim_ver/DW02_multp.v                     | Verilog simulation model source code |

a. This is a plain-text simulation model file for use with 3rd-party VHDL simulators, and parenthetically does not support the *verif\_en* control of CS random simulation.

When using a non-VCS simulator, the *verif\_en* parameter always assumes a value of 0. For more information about *verif\_en*, refer to "Simulation Using Random Carry-save Representation (VCS only)" on page 4.



The simulation architecture does not produce the same values on <code>out0</code> and <code>out1</code> as produced by the synthetic architecture, but once added together by a component such as DW01\_add, the resulting SUM (discarding the carry-out bit) is the same for the synthetic and simulation architectures.

#### **Functional Description**

Figure 1-1 shows a high-level block diagram of DW02\_multp. The use of Booth Recoder depends on the parameter values and time constraints during synthesis. For example, it may not be used if the operands have a small bit width and time constraint is loose. The Summation of Partial Products may change from a simple carry propagate structure to a more parallel tree, depending on the delay constraint.

Figure 1-1 DW02\_multp Block Diagram



The two partial product outputs are signed numbers, regardless of whether the to input indicates that the a and b inputs are signed or not.

If fewer than  $a\_width + b\_width + 2$  bits are required for the final product or sum of products, you may disregard any unnecessary upper bit(s) of out0 and out1. The DWBB Booth Wallace Tree multiplier, DW02\_mult(wall), is constructed from a DW02\_multp (with  $out\_width$  set to  $a\_width + b\_width + 2$ ) followed by an instance of DW01\_add, which adds together only the lower  $a\_width + b\_width$  bits of out0 and out1. However, the DWBB non-Booth Wallace Tree multiplier, DW02\_mult (nbw) is not constructed from DW02\_multp.

When summing many products and/or adding a product to a number of greater size, DW02\_multp performs sign extension using the *out\_width* parameter. If the designer wants to extend the output of DW02\_multp even further, then sign extension of both vectors (out0 and out1) is required to generate correct extended CS representation.

Note in Table 1-1 that port a is defined as the "multiplier", and therefore is Booth recoded (see Figure 1-1 on page 3). Therefore, if constant multiplication is desired, the constant should be connected to port a. When multiplying numbers of different size, since port a gets Booth recoded, a faster and smaller multiplier is obtained by having the smaller operand connect to port a.

# Simulation Using Random Carry-save Representation (VCS only)

The carry-save (CS) representation of product a \* b is "redundant" and, therefore, there are many ways to represent the same product value. The Verilog simulation model of DW02\_multp (most likely) does not match the behavior of the synthesized circuit of this component, although at all times their outputs are numerically equivalent ((out0 + out1) mod  $2^{out\_width} = a * b$ ).

Instead of having a static behavior, the Verilog simulation model of DW02\_multp includes the *verif\_en* parameter to let you adjust the level of randomness in the CS representation of the output. This parameter applies only to the Verilog simulation model when using VCS. When using a non-VCS simulator, the *verif\_en* parameter always assumes a value of 0 and the random behavior described here is not performed.

The term "static" is used here to denote when the CS representation of a \* b is always the same. Such a behavior is not ideal for verification of designs that manipulate the CS values produced by DW02\_multp because the design that instantiates DW02\_multp should work independently of any particular static implementation of DW02\_multp. A random CS representation of the output is one that still represents a \* b but changes every time a new pair of inputs is applied. The random behavior has a better chance of exposing issues in the use of CS representation, but it is not full proof that the design works properly for any implementation of DW02\_multp. However, it does provide better coverage than the static simulation model.

There are 4 possible levels of control for the behavior of the CS representations produced by DW02\_multp:

- 1. **Static CS representation (***verif\_en* = 0): Allows sign extension of the CS representation. The MS bit of out 0 is always '0'.
- 2. **Random" CS representation** (*verif\_en* **= 1**): Allows sign extension of the CS representation. The MS bit of out0 is always '0'. The other bits are formed based on a random out1 vector.
- 3. **Random CS representation** (*verif\_en* = 2 (default)): Allows sign extension of the CS representation. One of the MS bits of out0 or out1 is always '0'. The MSB of out0 and out1 are not '1' at the same time. The other bits are formed based on a random out1 vector.
- 4. **Random CS representation** (*verif\_en* = 3): Does not allow direct sign extension of the CS representation. All bits of out0 and out1 are randomly selected, but still represent a \* b.

Using this mechanism, the designer has a better simulation environment to discover design problems related to incorrect CS manipulation. These problems could be masked by a static behavior of the Verilog simulation model, and could manifest later after synthesis of DW02\_multp. The default value defined for <code>verif\_en</code> gives the designer more assurance that the CS representations generated by any type of implementation of DW02\_multp will be correctly handled in the design that uses it. Any circuit implementation created by the Synopsys synthesis tool for this component allows sign extension of the CS representation at the output.

Although the default value for  $verif\_en$  is consistent with the present synthesis behavior in the Synopsys synthesis tools, you can use the more aggressive value ( $verif\_en = 3$ ) to have more assurance that CS representations generated by any type of implementation will be correctly handled in the design.

If the Verilog simulation model of DW02\_multp, simulated with VCS, detects that *verif\_en* is set to a value less than the default value of 2, a warning message is displayed at time 0 of the simulation to provide direction.

Table 1-5 shows the behavior of DW02\_multp for a sequence of input pairs (hexadecimal values) and all possible *verif\_en* values. The sequence repeats the input pair (24,81) to demonstrate the component behavior.

- When *verif\_en* = 0, the output is always the same when (24,81) is applied, and the MS bit of out0 is always '0'.
- When *verif\_en* = 1, the output value that corresponds to input (24,81) is not always the same, but the MS bit of out 0 is always '0'.
- When *verif\_en* = 2 (default), out0 or out1 has a '0' on the MS bit position.
- When  $verif\_en = 3$ , the output has no constraint, and the MS bits of out0 and out1 may get any value. The last row of the table shows a case when both MS bits of out0 and out1 are '1' when  $verif\_en = 3$ .

Table 1-5 DW02\_multp behavior for  $a\_width = 8$ ,  $b\_width = 8$ ,  $out\_width = 18$ 

| Inputs verif_en = 0 |    | verif_en = 1 |       | verif_en = 2 |       | verif_en = 3 |       |       |       |
|---------------------|----|--------------|-------|--------------|-------|--------------|-------|-------|-------|
| а                   | b  | out0         | out1  | out0         | out1  | out0         | out1  | out0  | out1  |
| 24                  | 81 | 18924        | 28900 | 13C1B        | 2D609 | 13C1B        | 2D609 | 33C1B | 0D609 |
| 64                  | 0D | 1FA87        | 20A80 | 06B7A        | 3998D | 06B7A        | 3998D | 06B7A | 3998D |
| 24                  | 81 | 18924        | 28900 | 18DBF        | 28465 | 18DBF        | 28465 | 18DBF | 28465 |
| 12                  | 01 | 1FFD2        | 20040 | 03305        | 3CD0D | 03305        | 3CD0D | 03305 | 3CD0D |
| 24                  | 81 | 18924        | 28900 | 020AE        | 3F176 | 3F176        | 020AE | 020AE | 3F176 |
| 3D                  | ED | 1B679        | 28200 | 040ED        | 3F78C | 3F78C        | 040ED | 240ED | 1F78C |
| 24                  | 81 | 18924        | 28900 | 0282B        | 3E9F9 | 0282B        | 3E9F9 | 2282B | 1E9F9 |
| C6                  | C5 | 1675E        | 33100 | 0C5B4        | 3D2AA | 3D2AA        | 0C5B4 | 0C5B4 | 3D2AA |
| 24                  | 81 | 18924        | 28900 | 0025B        | 00FC9 | 0025B        | 00FC9 | 2025B | 20FC9 |

# **Application Notes**

The sample application in Figure 1-2 illustrates how to use two instances of DW02\_multp and one instance of DW02\_sum to calculate the value of  $(a \times b) + (c \times d)$ . The resulting circuit from Figure 1-2 is smaller and faster than a similar circuit that uses two instances of DW02\_mult and one instance of DW01\_add. All the

inputs in this circuit are considered signed integers, since the tc input of both DW02\_multp instances have a constant value '1'.

Figure 1-2 Application Example



Although this is a valid example of the application of DW02\_multp, it is recommended that for this type of application (sum of products), the designer use a hardware language description of the same operation, and let the Synsopsy synthesis tool synthesize the circuit using data path generators, which deliver the best results for any given design constraint.

#### References

[1] Israel Koren, Computer Arithmetic Algorithms, Prentice Hall, Englewood Cliffs, NJ 07632

# Related Topics

- Math Arithmetic Overview
- DesignWare Building Block IP User Guide

# **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE,DWARE;
use IEEE.std_logic_1164.all;
use DWARE.DW_foundation_comp.all;
-- Multiply & Accumulate performed by instances of
-- DW02_multp, DW01_csa & DW01_add
entity DW02 multp inst is
```

```
generic (inst a width: NATURAL := 6;
            inst b width : NATURAL := 8;
            inst out width : NATURAL := 18;
            inst verif en : INTEGER := 3 );
  port ( inst a : in std logic vector(inst a width-1 downto 0);
         inst b : in std logic vector(inst b width-1 downto 0);
         inst c : in std logic vector(inst out width-1 downto 0);
         inst tc : in std logic;
         accum inst : out std logic vector(inst out width-1 downto 0) );
end DW02 multp inst;
architecture inst of DW02 multp inst is
  signal part prod1,
        part prod2 : std logic vector(inst out width-1 downto 0);
  signal part sum1, part sum2 : std logic vector(inst out width-1 downto 0);
  signal tied low, no connect1, no connect2 : std logic;
begin
  -- Instance of DW02 multp to perform the partial
  -- multiply of inst a by inst b with partial product
  -- results at part prod1 & part prod2
  -- The value of verif en does not affect the synthesis result
  U1 : DW02 multp
    generic map ( a width => inst a width, b width => inst b width,
                  out width => inst out width, verif en => inst verif en )
   port map ( a => inst a, b => inst b, tc => inst tc,
               out0 => part prod1, out1 => part prod2 );
  -- Instance of DW01 csa used to add the partial products
  -- from inst a times inst b (part prod1 & part prod2) to
  -- the input inst c in carry-save form yielding the two
  -- vectors, part sum1 & part sum2.
  U2 : DW01 csa
    generic map (width => inst out width)
   port map ( a => part prod1, b => part prod2, c => inst c,
               ci => tied low, sum => part sum1, carry => part sum2,
               co => no connect1 );
  -- Finally, an instance of DW01 add is used to add the carry-save
  -- partial results together forming the final binary output
  U3 : DW01 add
    generic map (width => inst out width)
    port map (A => part sum1, B => part sum2,
               CI => tied low, SUM => accum inst, CO => no connect2 );
  tied low <= '0';
end inst;
-- pragma translate off
configuration DW02 multp inst cfg inst of DW02 multp inst is
```

for inst
 end for; -- inst
end DW02\_multp\_inst\_cfg\_inst;
-- pragma translate\_on

SolvNetPlus

DesignWare.com

#### **HDL Usage Through Component Instantiation - Verilog**

```
// Multiply & ACcumulate performed by instances of
// DW02 multp, DW01 csa & DW01 add
module DW02 multp inst(inst a, inst b, inst c, inst tc,
                        accum inst);
 parameter a width = 6;
 parameter b width = 8;
 parameter out width = 18;
 parameter verif en = 3; // value 3 is the most aggressive
                          // verification mode
  input [a width-1 : 0] inst a;
  input [b width-1 : 0] inst b;
  input [out_width-1 : 0] inst_c;
  input inst tc;
  output [out width-1:0] accum inst;
 wire [out width-1: 0] part prod1, part prod2;
 wire [out width-1: 0] part sum1, part sum2;
 wire tied low, no connect1, no connect2;
 // Instance of DW02 multp to perform the partial
  // multiply of inst a by inst b with partial product
  // results at part prod1 & part prod2
  // The value of verif_en does not affect the synthesis result
 DW02 multp #(a width, b width, out width, verif en) U1
              ( .a(inst a), .b(inst b), .tc(inst tc),
                .out0(part prod1), .out1(part prod2) );
  // Instance of DW01 csa used to add the partial products
  // from inst a times inst b (part prod1 & part prod2) to
  // the input inst c in carry-save form yielding the two
  // vectors, part sum1 & part sum2.
 DW01 csa #(out width) U2 (.a(part prod1), .b(part prod2), .c(inst c),
                            .ci(tied low), .sum(part sum1),
                            .carry(part sum2), .co(no connect1) );
  // Finally, an instance of DW01 add is used to add the carry-save
  // partial results together forming the final binary output
 DW01 add #(out width) U3 (.A(part sum1), .B(part sum2),
                            .CI(tied low), .SUM(accum inst),
                            .CO(no connect2) );
  assign tied low = 1'b0;
endmodule
```

# **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date       | Release       | Updates                                                                                                                                                                                                                                                                                   |  |  |
|------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| March 2023 | DWBB_202212.2 | <ul> <li>When simulating with VCS, clarified the purpose of message about the verif_en parameter on page 4</li> <li>Clarified behavior of verif_en when not simulating with VCS on page 2 and page 4</li> <li>Removed the section "Suppressing Warning Messages During Verilog</li> </ul> |  |  |
|            |               | Simulation"                                                                                                                                                                                                                                                                               |  |  |
| July 2022  | DWBB_202203.3 | In Table 1-2 on page 1 and throughout the datasheet, clarified that the<br>verif_en parameter affects only the Verilog simulation model when it is use<br>in VCS, and it has no effect on the synthesis implementations for this<br>component                                             |  |  |
|            |               | <ul> <li>Adjusted the VHDL example in "HDL Usage Through Component<br/>Instantiation - VHDL" on page 6 to remove the implication that the verif_en<br/>parameter affects the VHDL simulation</li> </ul>                                                                                   |  |  |
| June 2022  | DWBB_202203.2 | ■ Corrected the value of out1 in the final entry in Table 1-5 on page 5                                                                                                                                                                                                                   |  |  |
| July 2020  | DWBB_201912.5 | <ul> <li>Added "Suppressing Warning Messages During Verilog Simulation" on page 5</li> <li>Added this Revision History table and the document links on this page</li> </ul>                                                                                                               |  |  |

#### **Copyright Notice and Proprietary Information**

© 2023 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com