



# DW02\_prod\_sum

#### Generalized Sum of Products

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

## **Revision History**

- Parameterized number of inputs
- Parameterized word length

### **Applications**

- Digital filtering
- Matrix multiplication
- Graphics



## **Description**

DW02\_prod\_sum performs a summation of a set of products (A (i) × B (i)).

Table 1-1 Pin Description

| Pin Name | Width                                   | Direction | Function                                       |
|----------|-----------------------------------------|-----------|------------------------------------------------|
| Α        | A_width × num_inputs bits               | Input     | Concatenated input data                        |
| В        | <i>B_width</i> × <i>num_inputs</i> bits | Input     | Concatenated input data                        |
| TC       | 1 bit                                   | Input     | Two's complement  ■ 0 = Unsigned  ■ 1 = Signed |
| SUM      | SUM_width bits                          | Output    | Sum of products                                |

Table 1-2 Parameter Description

| Parameter  | Values           | Description        |
|------------|------------------|--------------------|
| A_width    | ≥ 1              | Word length of A   |
| B_width    | ≥ 1 <sup>a</sup> | Word length of B   |
| num_inputs | ≥ 1              | Number of inputs   |
| SUM_width  | ≥ 1              | Word length of SUM |

a. For nbw implementation,  $A\_width + B\_width \le 36$ . Due to concern of implementation selection run time, a limitation is set for  $A\_width$  and  $B\_width$ .

Table 1-3 Synthesis Implementations<sup>a</sup>

| Implementation | Function                                                                                           | License Feature Required |
|----------------|----------------------------------------------------------------------------------------------------|--------------------------|
| pparch         | Delay-optimized flexible Booth Wallace                                                             | DesignWare               |
| apparch        | Area-optimized flexible architecture that can be optimized for area, for speed, or for area, speed | DesignWare               |

a. During synthesis, Design Compiler selects the appropriate architecture for your constraints. However, you may force Design Compiler to use one of the architectures described in this table.

Table 1-4 Simulation Models

| Model                             | Function                             |
|-----------------------------------|--------------------------------------|
| DW02.DW02_PROD_SUM_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw02/src/DW02_prod_sum_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW02_prod_sum.v        | Verilog simulation model source code |

The equation for SUM is:

$$\text{SUM}(k-1:0) = \sum_{j=0}^{N-1} \text{A}[(j+1) \times m-1: j \times m] \times \text{B}[(j+1) \times n-1: j \times n]$$

$$= 0$$

where:

$$m = A$$
\_width  $n = B$ \_width  $N = \text{num inputs}$   $k = \text{SUM width}$ 

The set of coefficients to be multiplied and summed must be concatenated into two vectors, each with a length of  $num\_inputs \times A\_width$  and  $num\_inputs \times B\_width$ . These two vectors are connected to the A and B pins.

Internally, DW02\_prod\_sum disassembles the individual words from A and B and then performs the sum of products. The control signal TC determines whether the input and output data is interpreted as unsigned numbers (TC=0) or signed (TC=1).

Figure 1-1 Functional Operation



### **Related Topics**

- Math Arithmetic Overview
- DesignWare Building Block IP User Guide

#### **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW foundation comp.all;
entity DW02 prod sum inst is
  generic (inst A width: NATURAL := 5;
            inst B width : NATURAL := 5;
            inst num inputs : POSITIVE := 3;
            inst SUM width : NATURAL := 12 );
                : in std_logic_vector
 port (inst A
                                    (inst num inputs*inst A width-1 downto 0);
        inst B
                 : in std logic vector
                                   (inst num inputs*inst B width-1 downto 0);
        inst TC : in std logic;
        SUM_inst : out std_logic_vector(inst_SUM_width-1 downto 0) );
end DW02 prod sum inst;
architecture inst of DW02 prod sum inst is
begin
  -- Instance of DW02 prod sum
  U1 : DW02 prod sum
    generic map (A width => inst A width, B width => inst B width,
                 num inputs => inst_num inputs, SUM width => inst_SUM width )
    port map ( A => inst A, B => inst B, TC => inst TC, SUM => SUM inst );
end inst;
-- pragma translate off
configuration DW02 prod sum inst cfg inst of DW02 prod sum inst is
  for inst
  end for; -- inst
end DW02 prod sum inst cfg inst;
-- pragma translate on
```

## **HDL Usage Through Component Instantiation - Verilog**

```
module DW02_prod_sum_inst( inst_A, inst_B, inst_TC, SUM_inst );
 parameter A width = 5;
 parameter B width = 5;
 parameter num inputs = 3;
 parameter SUM width = 12;
  input [num_inputs*A_width-1 : 0] inst_A;
  input [num inputs*B width-1 : 0] inst B;
  input inst TC;
 output [SUM_width-1 : 0] SUM_inst;
 // Instance of DW02 prod sum
 DW02 prod sum #(A width, B width, num inputs, SUM width)
   U1 ( .A(inst A), .B(inst B), .TC(inst TC), .SUM(SUM inst) );
endmodule
```

### **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                           |
|--------------|---------------|-----------------------------------------------------------------------------------|
| March 2019   | DWBB_201903.0 | ■ Removed Table 1-4, "Obsolete Synthesis Implementations"                         |
| January 2019 | DWBB_201806.5 | ■ Updated example in "HDL Usage Through Component Instantiation - VHDL" on page 4 |
|              |               | ■ Added this Revision History table and the document links on this page           |

#### **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com