



# DW02\_prod\_sum1

# Multiplier-Adder

Version, STAR, and myDesignWare Subscriptions: IP Directory

### **Features and Benefits**

## **Revision History**

Parameterized word length

# **Applications**

- Multiply and accumulate
- Digital filtering



## **Description**

DW02\_prod\_sum1 performs the mathematical operation  $SUM = A \times B + C$ . This component is an extended version of DW02\_mac, offering automatic sign extension on the output port SUM according to the parameter  $SUM\_width$ . This component can also be considered a special case of DW02\_prod\_sum.

Table 1-1 Pin Description

| Pin Name | Width          | Direction | Function                                       |
|----------|----------------|-----------|------------------------------------------------|
| Α        | A_width bits   | Input     | Input data                                     |
| В        | B_width bits   | Input     | Input data                                     |
| С        | SUM_width bits | Input     | Input data                                     |
| тс       | 1 bit          | Input     | Two's complement  ■ 0 = Unsigned  ■ 1 = Signed |
| SUM      | SUM_width bits | Output    | Sum of products                                |

**Table 1-2** Parameter Description

| Parameter | Values           | Description                     |
|-----------|------------------|---------------------------------|
| A_width   | ≥ 1              | Word length of A                |
| B_width   | ≥ 1 <sup>a</sup> | Word length of B                |
| SUM_width | ≥ 1              | Word length of C and output SUM |

a. For nbw implementation,  $A\_width + B\_width \le 36$ . Due to concern of implementation selection run time, a limitation is set for  $A\_width$  and  $B\_width$ .

### Table 1-3 Synthesis Implementations<sup>a</sup>

| Implementation Name | Function                                                                                           | License Feature Required |
|---------------------|----------------------------------------------------------------------------------------------------|--------------------------|
| pparch              | Delay-optimized flexible parallel-prefix                                                           | DesignWare               |
| apparch             | Area-optimized flexible architecture that can be optimized for area, for speed, or for area, speed | DesignWare               |

a. During synthesis, Design Compiler selects the appropriate architecture for your constraints. However, you may force Design Compiler to use one of the architectures described in this table.

#### Table 1-4 Simulation Models

| Model                              | Function                             |  |
|------------------------------------|--------------------------------------|--|
| DW02.DW02_PROD_SUM1_CFG_SIM        | Design unit name for VHDL simulation |  |
| dw/dw02/src/DW02_prod_sum1_sim.vhd | VHDL simulation model source code    |  |
| dw/sim_ver/DW02_prod_sum1.v        | Verilog simulation model source code |  |

# **Related Topics**

- Math Arithmetic Overview
- DesignWare Building Block IP User Guide

# **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW foundation comp.all;
entity DW02 prod sum1 inst is
  generic (inst A width: NATURAL := 5;
            inst B width : NATURAL := 5;
            inst SUM width : NATURAL := 11 );
  port ( inst A : in std logic vector(inst A width-1 downto 0);
         inst_B : in std_logic_vector(inst_B_width-1 downto 0);
         inst C : in std logic vector(inst SUM width-1 downto 0);
         inst TC : in std logic;
         SUM inst : out std logic vector(inst SUM width-1 downto 0) );
end DW02 prod sum1 inst;
architecture inst of DW02 prod_sum1_inst is
begin
  -- Instance of DW02 prod sum1
  U1 : DW02 prod sum1
    generic map ( A width => inst A width,
                                            B width => inst B width,
                 SUM width => inst SUM width )
   port map ( A => inst A, B => inst B,
                                             C \Rightarrow inst C,
               TC => inst_TC,
                                SUM => SUM inst );
end inst;
-- pragma translate off
configuration DW02 prod sum1 inst cfg inst of DW02 prod sum1 inst is
  for inst
  end for; -- inst
end DW02 prod sum1 inst cfg inst;
-- pragma translate on
```

# **HDL Usage Through Component Instantiation - Verilog**

```
module DW02_prod_sum1_inst( inst_A, inst_B, inst_C, inst_TC, SUM_inst );

parameter A_width = 5;
parameter B_width = 5;
parameter SUM_width = 11;

input [A_width-1 : 0] inst_A;
input [B_width-1 : 0] inst_B;
input [SUM_width-1 : 0] inst_C;
input inst_TC;
output [SUM_width-1 : 0] SUM_inst;

// Instance of DW02_prod_sum1
DW02_prod_sum1 #(A_width, B_width, SUM_width)
    U1 ( .A(inst_A), .B(inst_B), .C(inst_C), .TC(inst_TC), .SUM(SUM_inst) );
endmodule
```

## **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                                                 |
|--------------|---------------|---------------------------------------------------------------------------------------------------------|
| March 2019   | DWBB_201903.0 | ■ Removed Table 1-4, "Obsolete Synthesis Implementations"                                               |
| January 2019 | DWBB_201806.5 | <ul> <li>Updated example in "HDL Usage Through Component Instantiation -<br/>VHDL" on page 3</li> </ul> |
|              |               | <ul> <li>Added this Revision History table and the document links on this page</li> </ul>               |

### **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com