



# DW\_crc\_p

## Universal Parallel (Combinational) CRC Generator/Checker

Version, STAR and Download Information: IP Directory

## **Features and Benefits**

## **Revision History**

- Parameterized arbitrary polynomial
- Parameterized data width
- Parameterized initial CRC value (all ones or all zeros)
- Parameterized inversion of generated CRC
- Parameterized bit and byte ordering



## **Description**

DW\_crc\_p is a universal Cyclic Redundancy Check (CRC) Polynomial Generator/Checker that provides data integrity on data records in a single parallel calculation.

The CRC polynomial (size and coefficients) is specified at design time along with bit ordering, initial CRC, and CRC inversion characteristics. The data width is also specified at design time, and determines the number of data bits which DW\_crc\_p will be protecting.

Table 1-1 Pin Description

| Pin Name | Width           | Direction | Function                                                                                                 |
|----------|-----------------|-----------|----------------------------------------------------------------------------------------------------------|
| data_in  | data_width bits | Input     | Input data used for both generating and checking for valid CRC                                           |
| crc_in   | poly_size bits  | Input     | Input CRC value used to check a record (not used when generating CRC from data_in)                       |
| crc_ok   | 1 bit           | Output    | Indicates a correct residual CRC value, active high                                                      |
| crc_out  | poly_size bits  | Output    | Provides the CRC check bits to be appended to the input data to form a valid record (data_in and crc_in) |

**Table 1-2** Parameter Description

| Parameter  | Values                   | Description                                                            |
|------------|--------------------------|------------------------------------------------------------------------|
| data_width | 1 to 2560<br>Default: 16 | Width of data_in (the amount of data that CRC will be calculated upon) |
| poly_size  | 2 to 64<br>Default: 16   | Size of the CRC polynomial and thus the width of crc_in and crc_out    |

Table 1-2 Parameter Description (Continued)

| Parameter  | Values                                                | Description                                                              |
|------------|-------------------------------------------------------|--------------------------------------------------------------------------|
| crc_cfg    | 0 to 7<br>Default: 7                                  | CRC initialization and insertion configuration (see Table 1-5 on page 2) |
| bit_order  | 0 to 3<br>Default: 3                                  | Bit and byte order configuration (see Table 1-6 on page 3)               |
| poly_coef0 | 1 to 65535 <sup>a</sup><br>Default: 4129 <sup>b</sup> | Polynomial coefficients 0 through 15                                     |
| poly_coef1 | 0 to 65535<br>Default: 0                              | Polynomial coefficients 16 through 31                                    |
| poly_coef2 | 0 to 65535<br>Default: 0                              | Polynomial coefficients 32 through 47                                    |
| poly_coef3 | 0 to 65535<br>Default: 0                              | Polynomial coefficients 48 through 63                                    |

a.  $poly\_coef0$  must be an odd number (since all primitive polynomials include the coefficient 1, which is equivalent to  $X^0$ ).

Table 1-3 Synthesis Implementations

| Implementation Name | Implementation  | License Feature Required |
|---------------------|-----------------|--------------------------|
| str                 | Synthesis model | DesignWare               |

Table 1-4 Simulation Models

| Model                        | Function                             |  |
|------------------------------|--------------------------------------|--|
| DW04.DW_CRC_P_CFG_SIM        | Design unit name for VHDL simulation |  |
| dw/dw04/src/DW_crc_p_sim.vhd | VHDL simulation model source code    |  |
| dw/sim_ver/DW_crc_p.v        | Verilog simulation model source code |  |

Table 1-5 CRC Configurations

| crc_cfg | Virtual CRC Register Initial Value | Generated CRC bits |
|---------|------------------------------------|--------------------|
| 0       | Zeros                              | Not Inverted       |
| 1       | Ones                               | Not Inverted       |
| 2       | Zeros                              | XORed with 010101  |

b. CCITT-CRC16 polynomial is X16 + X12 + X5 + 1, thus  $poly\_coef0 = 212 + 25 + 1 = 4129$ .

Table 1-5 CRC Configurations (Continued)

| crc_cfg | Virtual CRC Register Initial Value | Generated CRC bits |
|---------|------------------------------------|--------------------|
| 3       | Ones                               | XORed with 010101  |
| 4       | Zeros                              | XORed with 101010  |
| 5       | Ones                               | XORed with 101010  |
| 6       | Zeros                              | Inverted           |
| 7       | Ones                               | Inverted           |

Table 1-6 Bit Order Modes

| bit_order | CRC Calculation Bit Order | Bytes Ordered <sup>a</sup> |
|-----------|---------------------------|----------------------------|
| 0         | MSB first, LSB last       | MSB first, LSB last        |
| 1         | LSB first, MSB last       | LSB first, MSB last        |
| 2         | MSB first, LSB last       | LSB first, MSB last        |
| 3         | LSB first, MSB last       | MSB first, LSB last        |

a. Byte ordering is only available when parameter *data\_width* is a multiple of 8 and parameter *poly\_size* is a multiple of 8. For *data\_width* or *poly\_size* values other than a multiple of 8, the *bit\_order* value is restricted to 0 and 1.

Table 1-7 Parameters for Common CRC Implementations

| Description             | poly_size | crc_cfg | poly_coef0 | poly_coef1   | poly_coef2   | poly_coef3   |
|-------------------------|-----------|---------|------------|--------------|--------------|--------------|
| CRC-32                  | 32        | 7       | 7607       | 1217         | 0 (not used) | 0 (not used) |
| CRC-16                  | 16        | 7       | 32773      | 0 (not used) | 0 (not used) | 0 (not used) |
| CCITT-CRC16             | 16        | 7       | 4129       | 0 (not used) | 0 (not used) | 0 (not used) |
| ATM Header CRC          | 8         | 2       | 7          | 0 (not used) | 0 (not used) | 0 (not used) |
| USB Token Packet<br>CRC | 5         | 7       | 5          | 0 (not used) | 0 (not used) | 0 (not used) |

Figure 1-1 on page 4 shows the functional block diagram of DW\_crc\_p.

Figure 1-1 Functional Block Diagram of DW\_crc\_p



## **CRC Checkbit Generation**

CRC checkbits are generated continuously at the output port, crc\_out, based on the current data bits on the input port, data\_in. If an instance of DW\_crc\_p is being used exclusively for checkbit generation, the input port, crc\_in, is unnecessary and should be tied low (all zeros) while the output port, crc\_ok, is also not needed and should be left unconnected.

# **CRC Checking**

Data (on input port, data\_in) and accompanying check bits (on input port, crc\_in) are continuously monitored for validity as reflected by the value on the output port, crc\_ok. If valid checkbits (for the accompanying data) are seen on the crc\_in port, the crc\_ok output port is driven active (high). Otherwise (such as for invalid checkbits of current data), crc\_ok is driven inactive (low). If an instance of DW\_crc\_p is being used exclusively to check CRC, the output port, crc\_out, is not needed and can be left unconnected.

# **Polynomial Specification**

One of the most important aspects of a CRC error detection scheme is the size and quality of the generator polynomial.

Because CRC error detection has been used for many years, standard CRC generator polynomials of various sizes are widely used. In networking, CRC-32 is the most popular polynomial used for data payload protection.

Some standard protocols use CRC-16, while others use CCITT-CRC-16. In most cases, system architecture or inter-operability with standard protocols usually determine the polynomial used in an error detection system.

The generator polynomial of DW\_crc\_p is controlled by user-specified parameters (poly\_coef0, poly\_coef1, poly\_coef2, and poly\_coef3). Table 1-7 on page 3 lists the values of these parameters for several standard generator polynomials. If the generator polynomial required for a CRC system is not listed in Table 1-7 on page 3, the polynomial coefficient values can easily be calculated with the method described in the following section.

## **Calculating Polynomial Coefficient Values Specification**

Each of the four polynomial coefficient values represent a sixteen-bit slice of polynomial coefficient positions. Thus, the following is true:

- Terms from 1 to  $x^{15}$  are contained in *poly\_coef0*
- Terms from  $x^{16}$  to  $x^{31}$  are contained in *poly\_coef1*
- Terms from  $x^{32}$  to  $x^{47}$  are contained in *poly\_coef2*
- Terms from  $x^{48}$  to  $x^{63}$  are contained in *poly\_coef3*

The term  $x^{poly\_size}$  does not need to be contained in the polynomial coefficient values because it is implied by the value of poly\_size itself (ex. for a 32-bit polynomial  $x^{32}$  is implicit and therefore does not need to be specified). Thus, for  $poly\_coef0$ , add up all of the terms of the generator polynomial between 1 and  $x^{15}$ , with x = 2. For  $poly\_coef1$ , sum all terms of the generator polynomial between  $x^{16}$  and  $x^{31}$ , with x = 2, all divided by  $x^{16}$ . For  $x^{16}$  and  $x^{16}$ 

The following example shows the coefficients for CRC-32:

```
 \begin{array}{l} \text{CRC-32} = x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1 \\ \text{poly\_coef0} = x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1, \text{ evaluated at } x = 2 \\ \text{poly\_coef0} = 2^{12} + 2^{11} + 2^{10} + 2^8 + 2^7 + x^5 + 2^4 + 2^2 + 2 + 1 = \\ & 4096 + 2048 + 1024 + 256 + 128 + 32 + 16 + 4 + 2 + 1 \\ \text{poly\_coef0} = 7607 \quad \text{(binary equivalent = 00011101101101111)} \\ \text{poly\_coef1} = (x^{26} + x^{23} + x^{22} + x^{16})/2^{16}, \text{ evaluated at } x = 2 \\ \text{poly\_coef1} = (2^{26} + 2^{23} + 2^{22} + 2^{16})/2^{16} = 2^{10} + 2^7 + 2^6 + 1 = 1024 + 128 + 64 + 1 \\ \text{poly\_coef1} = 1217 \quad \text{(binary equivalent = 00000100110000001)} \end{array}
```

Because poly size = 32 for CRC-32, there are no terms beyond x31. Thus, poly coef2 = poly coef3 = 0.

## **Virtual CRC Register Configuration**

Virtual CRC register configuration refers to the following:

- How the virtual register that calculates the CRC is initialized (to ones or zeros)
- Which (if any) bits are inverted when generating the CRC check bits

DW\_crc\_p has eight different virtual CRC register configurations as specified by the *crc\_cfg* parameter. The most common initial value of virtual CRC registers is all ones, but there are protocols that use zeros as the initial virtual CRC register value. Odd values of *crc\_cfg* e.g., 1, 3, 5, and 7) initialize the virtual CRC register to all ones, while even values (e.g., 0, 2, 4, and 6) initialize it to all zeros.

It is common to invert bits of the CRC check bits when inserting them into the data stream. DW\_crc\_p can be configured as follows:

- All CRC check bits are inverted when *crc\_cfg* = 6 or 7
- Odd check bits (as in bits 1, 3, 5, etc.) are inverted when  $crc\_cfg = 4$  or 5
- Even check bits (as in bits 0, 2, 4, etc.) are inverted when  $crc\_cfg = 2$  or 3
- No check bits are inverted when *crc\_cfg* = 0 or 1

Thus, the most common configuration (initialize to ones and invert CRC being inserted) is selected using 7 as the value of  $crc\_cfg$ . One uncommon configuration can be found in the ATM networking standard's Header Error Check (HEC) field where the even bits are inverted and the register is initialized to all zeros ( $crc\_cfg$  = 2.) Table 1-5 on page 2 shows all seven configurations.

## **Data Bit Order**

CRC calculation is order dependent. A CRC system must calculate CRC values in the proper order to conform to a particular protocol and thus be interoperable.

DW\_crc\_p is configurable to calculate CRC values on data and check bits in one of four bit order configurations, as specified by the <code>bit\_order</code> parameter. The <code>bit\_order</code> parameter can be set to the simple most significant bit first (<code>bit\_order = 0</code>) or least significant bit first (<code>bit\_order = 1</code>) configuration regardless of the <code>data\_width</code> and <code>poly\_size</code> parameters. However, some protocols require a more intricate bit ordering scheme as they order bits within a byte in one direction (LSB to MSB), while bytes within a block are ordered in the opposite direction (MSB to LSB). Thus, <code>bit\_order</code> values of 2 and 3 support such schemes, and are only valid when <code>data\_width</code> and <code>poly\_size</code> are an integer multiple of eight.

Figure 1-2 through Figure 1-5 show the bit order schemes for DW\_crc\_p.

Figure 1-2 Bit Order Scheme: bit\_order = 0



Figure 1-3 Bit Order Scheme: bit\_order = 1



Figure 1-4 Bit Order Scheme: bit\_order=2



Figure 1-5 Bit Order Scheme: bit\_order=3



# **Related Topics**

- Application Specific Data Integrity Overview
- DesignWare Building Block IP User Guide

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW foundation comp.all;
entity DW crc p inst is
 generic (inst data width : INTEGER := 19; inst poly size : INTEGER := 5;
          inst crc cfg
                         : INTEGER := 7; inst bit order : INTEGER := 0;
          inst poly coef0 : INTEGER := 5; inst poly coef1 : INTEGER := 0;
          inst poly coef2 : INTEGER := 0;
                                           inst poly coef3 : INTEGER := 0
 port (inst data in : in std logic vector(inst data width-1 downto 0);
       inst crc in : in std logic vector(inst poly size-1 downto 0);
       crc ok inst : out std logic;
       crc out inst : out std logic vector(inst poly size-1 downto 0) );
end DW crc p inst;
architecture inst of DW crc p inst is
begin
  -- Instance of DW crc p
 U1 : DW crc p
   generic map (data width => inst data width, poly size => inst poly size,
                                              bit order => inst_bit_order,
                crc cfq => inst crc cfq,
                poly coef0 => inst poly coef0,
                poly coef1 => inst poly coef1,
                poly coef2 => inst_poly_coef2,
                poly coef3 => inst poly coef3 )
   port map (data in => inst data in, crc in => inst crc in,
             end inst;
configuration DW crc p inst cfg inst of DW crc p inst is
  for inst
 end for;
end DW crc p inst cfg inst;
```

## **HDL Usage Through Component Instantiation - Verilog**

```
module DW crc p inst (inst data in, inst crc in, crc ok inst, crc out inst );
 parameter data width = 16;
 parameter poly size = 16;
 parameter crc cfg = 7;
 parameter bit order = 3;
 parameter poly coef0 = 4129;
 parameter poly_coef1 = 0;
 parameter poly coef2 = 0;
 parameter poly coef3 = 0;
  input [data width-1 : 0] inst data in;
  input [poly size-1:0] inst crc in;
  output crc ok inst;
 output [poly size-1 : 0] crc out inst;
 // Instance of DW crc p
 DW crc p #(data width,
                                                   bit_order, poly_coef0,
                          poly size,
                                        crc cfq,
             poly coef1,
                          poly coef2, poly coef3)
   U1 (.data in(inst data in), .crc in(inst crc in),
                                                               .crc ok(crc ok inst),
    .crc out(crc out inst) );
endmodule
```

## **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                                                                                                                            |  |
|--------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| June 9, 2021 | DWBB_202106.0 | <ul> <li>Corrected explanation of the valid checkbits explanation in "CRC Checking"<br/>on page 4</li> </ul>                                                                       |  |
| October 2020 | DWBB_202009.1 | ■ For STAR 3372033, updated the value of <i>data_width</i> Table 1-2 on page 1                                                                                                     |  |
| January 2019 | DWBB_201806.5 | <ul> <li>Updated example in "HDL Usage Through Component Instantiation - VHDL" on page 9</li> <li>Added this Revision History table and the document links on this page</li> </ul> |  |

## Copyright Notice and Proprietary Information

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com