



# DW\_data\_sync\_1c

## Single Clock Filtered Data Bus Synchronizer

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

- Synchronizes on data without incoming clock source
- Parameterized data bus width
- Parameterized number of synchronizing stages
- Parameterized test feature
- All output registered
- Ability to model missampling of data on incoming clock domain

#### **Revision History**



## **Description**

The DW\_data\_sync\_1c can synchronize a data bus to a clock domain when only the data bus is available but not the source clock. The bus is double register synchronized (which is configurable up to thee stages of synchronization) and then monitored for changes. Once a change is detected, the module looks for a specified number of clocks of stability in the data bus before passing the synchronized data bus value out. The number of cycles required to declare the bus stable is specified by the input port filt\_d and has a range that is determined by the parameter *filt\_size*.

This synchronizer is especially well suited for synchronizing a bus from off-chip, where the input skew between bits of the bus may have a large variance due to board-level wiring and the skew also changes from board design to board design. With the possibility of high bit-to-bit skew and a relatively high frequency clk\_d, this module is the prime candidate for the using a *verif\_en* value of 2. Board-level routing skews can create bit-to-bit skews greater than one cycle of a fast clk\_d signal which leads to the need for modeling missampling across more that a single clock delay.

A unique built-in verification feature allows the designer to turn on a random sampling error mechanism that models skew between bits of the incoming data bus from the source domain (for more information, see "Simulation Methodology" on page 5). This facility provides an opportunity for determining system robustness during the early development phases and without having to develop special test stimulus.

Table 1-1 Pin Description

| Pin Name | Width | Direction | Function                                           |
|----------|-------|-----------|----------------------------------------------------|
| data_s   | width | Input     | Source Domain data vector                          |
| clk_d    | 1     | Input     | Destination Domain clock source                    |
| rst_d_n  | 1     | Input     | Destination Domain asynchronous reset (active low) |
| init_d_n | 1     | Input     | Destination Domain synchronous reset (active low)  |

Table 1-1 Pin Description (Continued)

| Pin Name     | Width         | Direction | Function                                                                            |
|--------------|---------------|-----------|-------------------------------------------------------------------------------------|
| filt_d       | filt_size     | Input     | Destination domain filter time specification                                        |
| test         | 1             | Input     | Scan test mode select                                                               |
| data_avail_d | 1             | Output    | Destination domain data update output                                               |
| data_d       | width         | Output    | Destination domain data vector                                                      |
| max_skew_d   | filt_size + 1 | Output    | Destination domain maximum skew detected between bits for any data_s bus transition |

Table 1-2 Parameter Description

| Parameter   | Values     | Description                                                                                                                           |  |
|-------------|------------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| width       | 1 to 1024  | Vector width of input data_s and output data_d                                                                                        |  |
|             | Default: 8 |                                                                                                                                       |  |
| f_sync_type | 0 to 4     | Forward synchronization type                                                                                                          |  |
|             | Default: 2 | Defines type and number of synchronizing stages:                                                                                      |  |
|             |            | ■ 0: single clock design, no synchronizing stages implemented                                                                         |  |
|             |            | <ul> <li>1: 2-stage synchronization, with first stage negative-edge capturing and second stage<br/>positive-edge capturing</li> </ul> |  |
|             |            | ■ 2: 2-stage synchronization with both stages positive-edge capturing                                                                 |  |
|             |            | ■ 3: 3-stage synchronization with all stages positive-edge capturing                                                                  |  |
|             |            | ■ 4: 4-stage synchronization with all stages positive-edge capturing                                                                  |  |
| filt_size   | 1 to 8     | filt_d vector size                                                                                                                    |  |
|             | Default: 1 | The width in bits for the filt_d vector input                                                                                         |  |
| tst_mode    | 0 or 1     | Test Mode                                                                                                                             |  |
|             | Default: 0 | 0: no 'latch' is inserted for scan testing                                                                                            |  |
|             |            | ■ 1: insert negative-edge capturing flip-flip on data_s input vector when the test input is asserted.                                 |  |
| verif_en    | 0 to 4     | Verification Enable Control                                                                                                           |  |
|             | Default: 0 | 0: No sampling errors inserted                                                                                                        |  |
|             |            | ■ 1: Sampling errors are randomly inserted with 0 or up to 1 destination clock cycle delays                                           |  |
|             |            | ■ 2: Sampling errors randomly inserted with 0, 0.5, 1, or 1.5 destination clock cycle delays                                          |  |
|             |            | ■ 3: Sampling errors are randomly inserted with 0, 1, 2, or 3 destination clock cycle delays                                          |  |
|             |            | ■ 4: Sampling errors randomly inserted with 0 or up to 0.5 destination clock cycle delays                                             |  |
|             |            | For more information about <i>verif_en</i> , see "Simulation Methodology" on page 5.                                                  |  |

Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |
|---------------------|-----------------|--------------------------|
| rtl                 | Synthesis model | DesignWare               |

Table 1-4 Simulation Models

| Model                               | Function                                                   |
|-------------------------------------|------------------------------------------------------------|
| DW03.DW_DATA_SYNC_1C_CFG_SIM        | Design unit name for VHDL simulation (no missampling)      |
| DW03.DW_DATA_SYNC_1C_CFG_SIM_MS     | Design unit name for VHDL simulation (missampling enabled) |
| dw/dw03/src/DW_data_sync_1c_sim.vhd | VHDL simulation model source code (modeling RTL)           |
| dw/sim_ver/DW_data_sync_1c.v        | Verilog simulation model source code                       |

## **Block Diagram**

Figure 1-1 DW\_data\_sync\_1c Basic Block Diagram



## filt\_d Interpretation

The filt\_d value specifies the number of clk\_d cycles in which the data\_d output is stable after the first occurrence of that data\_d value. Once stable data is observed based on the filt\_d value, the data\_d and data\_avail\_d outputs are registered. For example, if you want to see two consecutive clk\_d cycles of stable output data from DW\_sync, set filt\_d to 1.

#### data\_s Bus Transition Guidelines as Related to filt\_d

To prevent the dropping of data\_s values, choosing a filt\_d value as it relates to the frequency of data\_s transitions and the potential bit skew within data\_s in terms of clk\_d is important. For the simple case where no skew between bits is expected on data\_s in which the bus value is captured in its entirety by clk\_d, data\_s cannot change more often than every 'filt\_d + 1' clk\_d cycles and filt\_d would typically be set to '1' for optimum throughput.

In the case where there is less than a clk\_d cycle skew between bits of data\_s but the skew is greater than 0, then data\_s cannot change more often than every 'filt\_d + 2' clk\_d cycles. Again, filt\_d can be set as low as '1' for optimum performance without dropping data.

However, in the more severe bit skew cases on data\_s of greater than one clk\_d cycle, the data\_s bus value changes should not be made more often than the number of clk\_d cycles based on the formula:

$$max_skew_d + 2$$

where max\_skew\_d is the maximum number of clk\_d cycles of data\_s bit skew (see immediately below for the detailed description of max\_skew\_d) and filt d is recommended to be set to 'max\_skew\_d + 1'.

#### max\_skew\_d Interpretation

max\_skew\_d is an ongoing result which defines the maximum skew (in clk\_d cycles) between bits within data\_s per data\_s bus transition that has been collected over time. The idea is to use max\_skew\_d to determine an optimized filt\_d value. One approach to determining max\_skew\_d is run the system through an initialization/test period which is representative of normal behavior for data\_s. Then, filt\_d can be set to the recommended value of max\_skew\_d + 1 for max\_skew\_d values '2' or higher. When max\_skew\_d is 1, filt\_d can be set to '1' for optimal throughput as long as 'data\_s bus transition guidelines' are maintained as described above. It is not recommended to set filt\_d to less than max\_skew\_d. If filt\_d is set to 0, it implies there is no skew between bits within data\_s and, therefore, no skew measurements aree taken. The resulting max\_skew\_d is 0, in this case.

## **Simulation Methodology**

Because this component contains synchronizing devices, there are two methods available for simulation. One method is to use the simulation models that emulate the RTL model. Or, you can enable modeling of random skew between bits of signals traversing to and from each domain (called missampling).

To use the simulation models that emulate the RTL model, no special configuration is required.

To use missampling requires the following considerations:

■ To enable missampling in Verilog simulations, define the macro DW\_MODEL\_MISSAMPLES:

```
`define DW MODEL MISSAMPLES
```

- If `DW\_MODEL\_MISSAMPLES is defined, the *verif\_en* parameter comes into play to configure the simulation model as described by Table 1-2 on page 2. If `DW\_MODEL\_MISSAMPLES is not defined, the Verilog simulation model behaves as if *verif\_en* is set to 0.
- To enable missampling in VHDL simulations, a simulation architecture named sim\_ms is provided. The parameter *verif\_en* only has meaning when using sim\_ms. That is, when the sim simulation architecture is used instead, the model behaves as though *verif\_en* is set to 0. For examples of how each architecture is used, see "HDL Usage Through Component Instantiation VHDL" on page 8.

#### **Suppressing Warning Messages During Verilog Simulation**

The Verilog simulation model includes macros that allow you to suppress warning messages during simulation.

To suppress all warning messages for all DWBB components, define the DW\_SUPPRESS\_WARN macro in either of the following ways:

Specify the Verilog preprocessing macro in Verilog code:

```
`define DW SUPPRESS WARN
```

Or, include a command line option to the simulator, such as:

```
+define+DW SUPPRESS WARN (which is used for the Synopsys VCS simulator)
```

The warning messages for this model include the following:

■ If values other than 1 or 0 are present on a clock port, the following message is displayed:

```
WARNING: <instance_path>.<clock_name>_monitor:
    at time = <timestamp>, Detected unknown value, x, on <clock_name> input.
```

To suppress only this warning message for all DWBB components, use the following macro:

- □ Define the DW\_DISABLE\_CLK\_MONITOR macro. You can define this macro in the following ways:
  - Specify the Verilog preprocessing macro in Verilog code:

```
`define DW DISABLE CLK MONITOR
```

• Or, include a command line option to the simulator, such as:

```
+define+DW_DISABLE_CLK_MONITOR (which is used for the Synopsys VCS simulator)
```

This message is also suppressed using the DW\_SUPPRESS\_WARN macro explained earlier.

#### **Timing Diagrams**

Figure 1-2 depicts the case in which data\_s contains on intra-bit skew meaning all bits arrive into the component at exactly the same time. The important concept to note here is that since filt\_d is 1, the number of clk\_d cycles of stable data on the internal signal dw\_sync\_data\_d[8:0] must 2 before data is considered valid. 2 clk\_d cycles defined 1 cycle when first observed at the DW\_sync output and 1 cycle (as defined by filt\_d = 1), which has the same value immediately after the first observed occurrence. Note that in the diagram, signal dw\_sync\_data\_d[8:0] is provided as reference only and it represents the data\_d of the instance of DW\_sync contained in DW\_data\_sync\_1c.





Figure 1-3 shows an example of how intra-bit skew on data\_s as seen by the destination domain (clk\_d) contributes to the result of the output max\_skew\_d. For illustration purposes, the intra-bit skew on data\_s is grossly exaggerated to clearly cross clk\_d sampling boundaries. At beginning of time, bits on data\_s arrive as all 0s then change to 0x040 then to 0x048 effectively one clk\_d sampling later. The value of 0x048 settles long enough (satisfying filt\_d) for data\_avail\_d to activate and the captured data\_s value of 0x048 to be presented to the destination domain at that time. Meanwhile, due to the data\_s intermediate changes before settling (once after the previously settled value of all 0s) a new max\_skew\_d value is calculated to be 1.

In the subsequent data\_s value changes after 0x048 and before settling on 0x0f8 the max\_skew\_d value gets updated to 2 because data\_s underwent intra-bit skew across two clk\_d cycles as it arrived into the component as 0x0c8, then 0x0d8, then finally settling at 0x0f8.

Figure 1-3 Intra-bit Skew on data\_s Affecting max\_skew\_d Results



## **Related Topics**

- Memory Registers Overview
- DesignWare Building Block IP User Guide

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW Foundation comp.all;
entity DW data sync 1c inst is
      generic (
            inst width : INTEGER := 8;
            inst f sync type : INTEGER := 2;
            inst filt size : INTEGER := 1;
            inst tst mode : INTEGER := 0;
            inst verif en : INTEGER := 2
            );
      port (
            inst_clk_d : in std_logic;
            inst rst d n : in std logic;
            inst init d n : in std logic;
            inst data s : in std logic vector(inst width-1 downto 0);
            inst filt d : in std logic vector(inst filt size-1 downto 0);
            inst test : in std logic;
            data avail d inst : out std logic;
            data d inst : out std logic vector(inst width-1 downto 0);
            max skew d inst : out std logic vector(inst filt size downto 0)
            );
    end DW data sync 1c inst;
architecture inst of DW data sync 1c inst is
begin
    -- Instance of DW data sync 1c
    U1 : DW data sync 1c
    generic map ( width => inst width, f sync type => inst f sync type,
                filt size => inst filt size, tst mode => inst tst mode,
                verif en => inst verif en )
    port map ( clk d => inst clk d, rst d n => inst rst d n,
                init d n => inst init d n,data s => inst data s,
                filt d => inst filt d, test => inst test,
                data avail d => data avail d inst, data d => data d inst,
                max skew d => max skew d inst );
end inst;
-- Configuration for use with a VHDL simulator
-- pragma translate off
library DW03;
configuration DW data sync 1c inst cfg inst of DW data sync 1c inst is
  for inst
    -- NOTE: If desiring to model missampling, uncomment the following
```

```
-- line. Doing so, however, will cause inconsequential errors
-- when analyzing or reading this configuration before synthesis.
-- for U1 : DW_data_sync_1c use configuration DW03.DW_data_sync_1c_cfg_sim_ms; en
;
nd for; -- inst
```

for;
 end for; -- inst
end DW\_data\_sync\_1c\_inst\_cfg\_inst;
-- pragma translate\_on

#### **HDL Usage Through Component Instantiation - Verilog**

```
module DW data sync 1c inst( inst clk d, inst rst d n, inst init d n, inst data s,
inst filt d,
                                                       inst test, data avail d inst,
data d inst, max skew d inst );
parameter width = 8;
parameter f sync type = 2;
parameter filt size = 1;
parameter tst mode = 0;
parameter verif en = 1;
input inst clk d;
input inst_rst_d_n;
input inst init d n;
input [width-1:0]
                        inst_data_s;
input [filt size-1 : 0] inst filt d;
input inst test;
output
                            data avail d inst;
output [width-1 : 0] data d inst;
output [filt size : 0] max skew d inst;
    // Instance of DW data sync 1c
    DW data sync 1c #(width, f sync type, filt size, tst mode, verif en)
          U1 ( .clk d(inst_clk d), .rst_d n(inst_rst_d n), .init_d n(inst_init_d n),
                  .data s(inst data s), .filt d(inst filt d), .test(inst test),
                  .data avail d(data avail d inst), .data d(data d inst),
                  .max skew d(max skew d inst) );
```

endmodule

SolvNetPlus

### **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                                                                                                                                                                                |
|--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2020    | DWBB_201912.5 | ■ Adjusted the material in "Simulation Methodology" on page 5                                                                                                                                                                          |
|              |               | <ul> <li>Adjusted content and title of "Suppressing Warning Messages During<br/>Verilog Simulation" on page 5, added the DW_SUPPRESS_WARN macro,<br/>and moved it to be near the "Simulation Methodology" on page 5 section</li> </ul> |
| October 2019 | DWBB_201903.5 | ■ Added the "Disabling Clock Monitor Messages" section                                                                                                                                                                                 |
|              |               | <ul> <li>Added this Revision History table and the document links on this page</li> </ul>                                                                                                                                              |

## **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com