



# DW\_fir

## High-Speed Digital FIR Filter

Version, STAR, and myDesignWare Subscriptions: IP Directory

### **Features and Benefits**

- High-speed transposed canonical FIR filter architecture
- Parameterized coefficient, data, and accumulator word lengths
- Parameterized filter order
- Serially loadable coefficients
- Cascadable architecture for easy partitioning
- DesignWare datapath generator is employed for better timing and area

# **Applications**

- 1-D FIR filtering
- Matched filtering
- Correlation
- Pulse shaping
- Adaptive filtering
- Equalization

# **Description**

DW\_fir is a high-speed digital FIR filter designed for Digital Signal Processing applications employing very high sampling rates.

The number of coefficients in the filter as well as the coefficient, data, and accumulator word lengths are parameterized.

The device has a cascadable design enabling easy partitioning of a large order filter over several ASIC devices.

A serial scan chain is used for loading all of the coefficients.

## **Revision History**



#### Table 1-1 Pin Description

| Pin Name      | Width               | Direction | Function                                                                                                                                                                                                                                                                                                                                               |  |  |
|---------------|---------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| clk           | 1 bit               | Input     | Clock. All internal registers are sensitive on the positive edge of clk and all setup/hold times are with respect to this edge of clk.                                                                                                                                                                                                                 |  |  |
| rst_n         | 1 bit               | Input     | Asynchronous reset, active low. Clears all coefficient and data values.                                                                                                                                                                                                                                                                                |  |  |
| coef_shift_en | 1 bit               | Input     | Enable coefficient shift loading at coef_in, active high.                                                                                                                                                                                                                                                                                              |  |  |
| tc            | 1 bit               | Input     | Defines data_in and coef_in values as two's complement or unsigned. If low, the data_in and coef_in values are unsigned; if high, they are two's complement.                                                                                                                                                                                           |  |  |
| data_in       | data_in_width bits  | Input     | Input data.                                                                                                                                                                                                                                                                                                                                            |  |  |
| coef_in       | coef_width bits     | Input     | Serial coefficient <code>coef_shift_en</code> port. This port is enabled when the <code>coef_shift_en</code> pin is set high. A rising edge of <code>clk</code> loads the coefficient data at <code>coef_in</code> into the first internal coefficient register and shifts all other coefficients in the internal registers one location to the right. |  |  |
| init_acc_val  | data_out_width bits | Input     | Initial accumulated sum value. If unused, this pin is tied to low ("000000"), that is, when the FIR filter is implemented with a single DW_fir component. When several DW_fir components are cascaded, the data_out of the previous stage is connected to the init_acc_val port of the next.                                                           |  |  |
| data_out      | data_out_width bits | Output    | Accumulated sum of products of the FIR filter.                                                                                                                                                                                                                                                                                                         |  |  |
| coef_out      | coef_width bits     | Output    | Serial coefficient output port. When the <code>coef_shift_en</code> pin is high and coefficients are being loaded serially, the coefficient data in the last internal coefficient register is output through the <code>coef_out</code> port.                                                                                                           |  |  |

### **Table 1-2** Parameter Description

| Parameter                   | Values   | Description             |
|-----------------------------|----------|-------------------------|
| data_in_width               | ≥ 1      | Input data word length  |
| coef_width                  | ≥ 1      | Coefficient word length |
| data_out_width <sup>a</sup> | ≥ 1      | Accumulator word length |
| order                       | 2 to 256 | FIR filter order        |

a. The parameter *data\_out\_width* is normally set to a value of *coef\_width* + *data\_in\_width* + *margin*. The value *coef\_width* + *data\_in\_width* accounts for the internal coefficient multiplications. An appropriate margin must be included if the filter coefficients have a gain or are cascaded. The value *margin* ≤ log2(*order*).

#### Table 1-3 - Synthesis Implementations

| Implementation Name | Function                   | License Required |  |
|---------------------|----------------------------|------------------|--|
| str                 | Structural synthesis model | DesignWare       |  |

#### Table 1-4 Simulation Models

| Model                      | Function                             |
|----------------------------|--------------------------------------|
| DW03.DW_FIR_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw03/src/DW_fir_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_fir.v        | Verilog simulation model source code |

#### Table 1-5 Modes of Operation

| rst_n | coef_shift_en | Mode             | Operation                                                                                  |
|-------|---------------|------------------|--------------------------------------------------------------------------------------------|
| 1     | 1             | Coefficient load | Serially load coefficients into the filter starting with coef(0). See Table 1-6 on page 4. |
| 1     | 0             | Filter           |                                                                                            |
| 0     | Х             | Reset            | Asynchronously clear all internal registers to zero state                                  |

# **Functional Description**

A block diagram of the DW\_fir filter is given in Figure 1-1 on page 4. The DW\_fir is clocked with the clk pin and is sensitive to the rising edge of clk. An asynchronous active-low reset pin, rst\_n, clears all internal registers to the zero state.

The filter is programmed by serially loading coefficients into the device through the <code>coef\_in</code> port when the <code>coef\_shift\_en</code> pin is high. The loading sequence is clocked off the rising edge of <code>clk</code>. In the loading mode, coefficients are loaded serially starting at <code>coef(0)</code> progressing up to <code>coef(order-1)</code> for a single filter. When multiple filters are cascaded together, each filter's <code>coef\_in</code> port is connected to the preceding filter's <code>coef\_out</code> port to create a single, serial chain for loading the coefficients. See the Application section at the end of this datasheet for an example of cascaded filters. Table 1-6 on page 4 shows the coefficient register loading sequence for an 8-tap filter.

The to pin identifies the type of data entering the data\_in port and the type of coefficients. The data and coefficient types must be the same. When to is high, the data and coefficient type is two's complement. When to is low, the type is unsigned.

When multiple filters are cascaded together, each filter's <code>init\_acc\_val</code> port is connected to the preceding filter's <code>data\_out</code> port. The critical path is always from <code>data\_in</code> through the multiplier and adder to the

accumulator register. The critical path timing is not affected by filter order because of the filter's transposed canonical form.

Figure 1-1 Block Diagram



Table 1-6 Coefficient Register Loading Sequence for 8-Tap FIR Filter (order = 8)

| Clock | Mode of             | Internal Coefficient Register State |         |         |         |         |         |         |         |
|-------|---------------------|-------------------------------------|---------|---------|---------|---------|---------|---------|---------|
| Cycle | Operation Operation | 7                                   | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
| 0     | Reset               | 0                                   | 0       | 0       | 0       | 0       | 0       | 0       | 0       |
| 1     | Coefficient Load    | coef(0)                             | 0       | 0       | 0       | 0       | 0       | 0       | 0       |
| 2     | Coefficient Load    | coef(1)                             | coef(0) | 0       | 0       | 0       | 0       | 0       | 0       |
| 3     | Coefficient Load    | coef(2)                             | coef(1) | coef(0) | 0       | 0       | 0       | 0       | 0       |
| 4     | Coefficient Load    | coef(3)                             | coef(2) | coef(1) | coef(0) | 0       | 0       | 0       | 0       |
| 5     | Coefficient Load    | coef(4)                             | coef(3) | coef(2) | coef(1) | coef(0) | 0       | 0       | 0       |
| 6     | Coefficient Load    | coef(5)                             | coef(4) | coef(3) | coef(2) | coef(1) | coef(0) | 0       | 0       |
| 7     | Coefficient Load    | coef(6)                             | coef(5) | coef(4) | coef(3) | coef(2) | coef(1) | coef(0) | 0       |
| 8     | Coefficient Load    | coef(7)                             | coef(6) | coef(5) | coef(4) | coef(3) | coef(2) | coef(1) | coef(0) |
| 9     | Filter              | coef(7)                             | coef(6) | coef(5) | coef(4) | coef(3) | coef(2) | coef(1) | coef(0) |

## **Suppressing Warning Messages During Verilog Simulation**

The Verilog simulation model includes macros that allow you to suppress warning messages during simulation.

To suppress all warning messages for all DWBB components, define the DW\_SUPPRESS\_WARN macro in either of the following ways:

Specify the Verilog preprocessing macro in Verilog code:

```
`define DW_SUPPRESS_WARN
```

• Or, include a command line option to the simulator, such as:

```
+define+DW SUPPRESS WARN (which is used for the Synopsys VCS simulator)
```

The warning messages for this model include the following:

■ If values other than 1 or 0 are present on a clock port, the following message is displayed:

```
WARNING: <instance_path>.<clock_name>_monitor:
    at time = <timestamp>, Detected unknown value, x, on <clock_name> input.
```

To suppress only this warning message for all DWBB components, use the following macro:

- □ Define the DW\_DISABLE\_CLK\_MONITOR macro. You can define this macro in the following ways:
  - Specify the Verilog preprocessing macro in Verilog code:

```
`define DW DISABLE CLK MONITOR
```

Or, include a command line option to the simulator, such as:

```
+define+DW DISABLE CLK MONITOR (which is used for the Synopsys VCS simulator)
```

This message is also suppressed using the DW\_SUPPRESS\_WARN macro explained earlier.

## **Timing Waveforms**

### Figure 1-2 DW\_fir Timing Diagram





- 1 Coefficient Load Mode: *order* clk cycles
- 2 Filter Execution Mode: one sample per clk cycle

## **Theory of Operation**

An FIR filter implements the difference equation:

order-1
output(n) = 
$$\sum_{i=0}$$
 data\_in(n-i-1)coef(i)

A hardware architecture called the canonical direct-form can be directly derived from this equation by implementing multiplication operators with hardware multipliers and the summation operator with a series of adders; see Figure 1-3. The disadvantage of this architecture is poor performance due to the order-1 additions in its critical timing path. This can be improved by structuring the additions into a tree, but there is a better approach.

From linear systems theory, we can apply the transpose operation to the canonical direct form architecture and arrive at a more speed-efficient structure. DW\_fir has this structure. The taps are topologically in the reverse order of the canonical form; see Figure 1-4.

The primary advantage of the transpose architecture is that the addition operators are automatically pipelined without introducing extra latency. The pipelined addition allows very large order filters to be designed in which the clock rate is independent of filter order.

Figure 1-3 Canonical Direct-Form FIR Filter Architecture



Figure 1-4 DW\_fir Equivalent Transposed Canonical Architecture



## **Application Example**

The DW\_fir high-speed FIR filter can be implemented as a small filter on a single ASIC or as a large filter spread across several ASICs. Figure 1-5 shows a block diagram of a possible design using 3 filters cascaded together to implement a large filter spanning several ASICs. The order of the filter, and data, coefficient, and accumulator word widths are specified through parameters during elaboration. The actual filter type is determined by the values of the coefficients serially scanned into the filter at run-time.

The "DW\_coef Package" on page 9, defines the values required to implement a 48th order low-pass Kaiser Window filter. The coefficient values defining the Kaiser Window response are specified as a constant array. Because of the symmetry of coefficient values, only half of the values are specified. The filter impulse response is shown in Figure 1-6 on page 10.

Figure 1-5 3-Stage Cascade FIR Filter



### **DW\_coef Package**

```
-- The following VHDL code defines the package that specifies
-- the value of each parameter and the coefficient values
-- defining the Kaiser Window response.
library IEEE;
use IEEE.std logic 1164.all;
use IEEE.std_logic_arith.all;
package DW coef is
  -- kaiser window LP FIR Filter
  -- only half of the coefficient array is specified because of symmetricity
  constant kaiser order: INTEGER := 48;
  constant kaiser coef width: INTEGER := 12;
  type coef half array is array (0 to kaiser order/2-1) of
                            std logic vector (kaiser coef width-1 downto 0);
  constant kaiser coef half: coef half array :=
    ("111111111101",
     "00000000000",
     "00000000011",
     "00000000010",
     "111111111110",
     "111111111100",
     "00000000000",
     "00000000100",
     "00000000011",
     "111111111101",
     "111111111011",
     "00000000000",
     "00000000110",
     "00000000100",
     "111111111100",
     "111111111000",
     "000000000000",
     "00000001010",
     "00000001000",
     "111111110111",
     "111111101101",
     "00000000000",
     "00000101101",
     "000001010100"
     );
end DW coef;
```

Figure 1-6 FIR Filter Impulse Response (order = 48, Kaiser Window)



# **Related Topics**

■ DesignWare Building Block IP User Guide

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW Foundation comp.all;
entity DW fir inst is
  generic (inst data in width : POSITIVE := 8;
           inst coef width : POSITIVE := 8;
           inst data out width : POSITIVE := 18;
           inst order : POSITIVE := 6 );
  port (inst clk
                    : in std logic;
        inst rst n : in std logic;
        inst coef shift en : in std logic;
                    : in std logic;
        inst tc
        inst_data_in : in std_logic_vector(inst_data_in_width-1 downto 0);
        inst coef in : in std logic vector(inst coef width-1 downto 0);
        inst_init acc val : in
           std logic vector(inst data out width-1 downto 0);
        data out inst : out std logic vector(inst data out width-1 downto 0);
        coef out inst : out std logic vector(inst coef width-1 downto 0) );
end DW fir inst;
architecture inst of DW fir inst is
begin
  -- Instance of DW fir
  U1 : DW fir
    generic map (data in width => inst data in width,
                 coef width => inst coef width,
                 data out width => inst data out width, order => inst order )
    port map (clk => inst clk,
                                 rst n => inst rst n,
              coef shift en => inst coef shift en, tc => inst tc,
                                        coef in => inst coef in,
              data in => inst data in,
              init acc val => inst init acc val, data out => data out inst,
              coef out => coef out inst );
end inst;
```

## **HDL Usage Through Component Instantiation - Verilog**

```
module DW fir inst (inst clk, inst rst n, inst coef shift en, inst tc,
                    inst data in, inst coef in, inst init acc val,
                    data out inst, coef out inst );
 parameter data in width = 8;
 parameter coef width = 8;
 parameter data out width = 18;
 parameter order = 6;
  input inst clk;
  input inst rst n;
  input inst coef shift en;
  input inst tc;
  input [data in width-1: 0] inst data in;
  input [coef_width-1 : 0] inst_coef_in;
  input [data out width-1:0] inst init acc val;
  output [data out width-1: 0] data out inst;
  output [coef_width-1 : 0] coef_out_inst;
  // Instance of DW fir
 DW fir #(data in width, coef width, data out width, order)
                           .rst n(inst rst n),
   U1 ( .clk(inst clk),
         .coef shift en(inst coef shift en),
                                               .tc(inst tc),
         .data_in(inst_data_in), .coef_in(inst coef in),
         .init acc val(inst init acc val),
                                            .data out(data out inst),
         .coef_out(coef_out_inst) );
endmodule
```

## **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                                                                                                           |  |
|--------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| July 2020    | DWBB_201912.5 | <ul> <li>Adjusted content and title of "Suppressing Warning Messages During<br/>Verilog Simulation" on page 5 and added the DW_SUPPRESS_WARN<br/>macro</li> </ul> |  |
| October 2019 | DWBB_201903.5 | <ul> <li>Added the "Disabling Clock Monitor Messages" section</li> <li>Added this Revision History table and the document links on this page</li> </ul>           |  |

# **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com