



# DW\_fp\_cmp

### Floating-Point Comparator

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

### **Revision History**

- The precision format is parameterizable for either IEEE single, double precision, or a user-defined custom format
- Exponents can range from 3 to 31 bits
- Significand and fractional part of the floating-point number can range from 2 to 256 bits
- Accuracy conforms to IEEE 754 Floating-point standard<sup>1</sup>



# **Description**

DW\_fp\_cmp is a floating-point module that compares two floating-point numbers at inputs a and b. The format of these numbers is defined by the number of bits in the exponent (*exp\_width*) and the number of bits in the significand (*sig\_width*). Only one of the four outputs: agtb, altb, aeqb or unordered is set as a result of this operation. The input zctr is used to select the function that generates the z0 and z1 outputs. DW\_fp\_cmp also produces status0 and status1 with information about the z0 and z1 outputs. For detailed behavior, see Table 1-5 on page 4 and Table 1-6 on page 5.

Table 1-1 contains pin descriptions and configuration parameters are listed in Table 1-2 on page 2.

Table 1-1 Pin Description

| Pin Name  | Width                         | Direction | Function                                                                                      |  |  |  |
|-----------|-------------------------------|-----------|-----------------------------------------------------------------------------------------------|--|--|--|
| а         | sig_width + exp_width +1 bits | Input     | Floating-point number                                                                         |  |  |  |
| b         | sig_width + exp_width +1 bits | Input     | Floating-point number                                                                         |  |  |  |
| altb      | 1 bit                         | Output    | High when a is less than b                                                                    |  |  |  |
| agtb      | 1 bit                         | Output    | High when a is greater than b                                                                 |  |  |  |
| aeqb      | 1 bit                         | Output    | High when a is equal to b                                                                     |  |  |  |
| unordered | 1 bit                         | Output    | High when one of the inputs is NaN and <code>ieee_compliance = 1</code>                       |  |  |  |
| z0        | sig_width + exp_width +1 bits | Output    | <ul><li>When zctr is 0 or open, z0 = Min(a,b)</li><li>When zctr is 1, z0 = Max(a,b)</li></ul> |  |  |  |
| z1        | sig_width + exp_width +1 bits | Output    | <ul><li>When zctr is 0 or open, z1 = Max(a,b)</li><li>When zctr is 1, z1 = Min(a,b)</li></ul> |  |  |  |

1. For more information, see IEEE 754 Compatibility in the *Datapath Floating-Point Overview*.

Table 1-1 Pin Description (Continued)

| Pin Name             | Width  | Direction | Function                                                                                                                                                                                                             |  |  |  |
|----------------------|--------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| status0 <sup>a</sup> | 8 bits | Output    | <ul> <li>status0[0:6]: Status flags corresponding to z0; for details, see STATUS Flags in the Datapath Floating-Point Overview</li> <li>status0[7]<sup>b</sup>: Set when operand a is passed to output z0</li> </ul> |  |  |  |
| status1 <sup>a</sup> | 8 bits | Output    | <ul> <li>status1[0:6]: Status flags corresponding to z1; for details, see STATUS Flags in the Datapath Floating-Point Overview</li> <li>status1[7]<sup>b</sup>: Set when operand a is passed to output z1</li> </ul> |  |  |  |
| zctr                 | 1 bit  | Input     | Determines value passed to z0 and z1                                                                                                                                                                                 |  |  |  |

- a. DW\_fp\_cmp does not use bit 3 (the Tiny bit) or bit 4 (the Huge bit) of status0 and status1 because rounding is not performed
- b. Bit 7 helps to trace the input that has the Max(a,b) or Min(a,b) value, based on the functionality of the z0 and z1 outputs (as determined by zctr).

For example, when zctr=0, z0=Min(a,b), z1=Max(a,b). So, when a=3 and b=4:

- z0=Min(3,4)=3 and status0[7]=1
- z1=Max(3,4)=4, and status1[7]=0

Looking at status0[7] and status1[7], you can see that the minimum input value (z0 output) is coming from input a (because status0[7] is set), and the maximum input value is coming from input b.

**Table 1-2** Parameter Description

| Parameter                           | Values                     | Description                                                                                                         |  |  |  |
|-------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------|--|--|--|
| sig_width 2 to 253 bits Default: 23 |                            | Word length of fraction field of floating-point numbers a, b, z0, and z1                                            |  |  |  |
| exp_width                           | 3 to 31 bits<br>Default: 8 | Word length of biased exponent of floating-point numbers a, b, z0, and z1                                           |  |  |  |
| ieee_compliance                     | 0 or 1<br>Default: 0       | 0: NaNs and denormals are unsupported; NaNs are considered infinities and denormals are considered zeros.           |  |  |  |
|                                     |                            | ■ 1: The generated architecture is fully compliant with IEEE 754 standard, including the use of denormals and NaNs. |  |  |  |

Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |  |  |  |
|---------------------|-----------------|--------------------------|--|--|--|
| rtl                 | Synthesis model | DesignWare               |  |  |  |

#### Table 1-4 Simulation Models

| Model                         | Function                             |
|-------------------------------|--------------------------------------|
| DW02.DW_FP_CMP_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw02/src/DW_fp_cmp_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_fp_cmp.v        | Verilog simulation model source code |

The parameter *ieee\_compliance* controls the functionality of this component.

- When *ieee\_compliance* = 0, the DW\_fp\_cmp component does not support NaNs and denormals. The aeqb, altb, and agtb outputs are generated considering denormal inputs as zeros, and the z0 and z1 outputs pass the values of inputs a and b without forcing them to zeros. Also, the unordered output is always zero in this configuration.
- When the *ieee\_compliance* = 1, the component is fully compliant with the IEEE 754 standard and, therefore, operates with NaNs and denormals. The unordered output is set to one when a NaN value is applied as input.

For detailed behavior when *ieee\_compliance* = 0, see Table 1-5 on page 4.

For detailed behavior when *ieee\_compliance* = 1, see Table 1-6 on page 5.

Table 1-5 DW\_fp\_cmp Behavior When  $sig\_width = 10$ ,  $exp\_width = 5$ , and  $ieee\_compliance = 0$ 

| а                                      | b                                      | zctr | z0                                   | z1                                   | status0  | status1  | altb | agtb | aeqb | unordered |
|----------------------------------------|----------------------------------------|------|--------------------------------------|--------------------------------------|----------|----------|------|------|------|-----------|
| 0_00011_0000110110<br>(normal number)  | 0_0000_011000000<br>(denormal: zero)   | 0    | 0_00000_0110000000<br>(min(a,b)= b)  | 0_00011_0000110110<br>(max(a,b)= a)  | 0000001  | 10000000 | 0    | 1    | 0    | 0         |
| 0_00011_0000110110<br>(normal number)  | 0_00000_0110000000<br>(denormal: zero) | 1    | 0_00011_0000110110<br>(max(a,b)= a)  | 0_00000_0110000000<br>(min(a,b)= b)  | 10000000 | 0000001  | 0    | 1    | 0    | 0         |
| 0_00000_0000110110<br>(denormal: zero) | 1_00000_0110000000<br>(denormal: zero) | 0    | 0_00000_0000110110<br>(a input)      | 1_00000_0110000000<br>(b input)      | 10000001 | 0000001  | 0    | 0    | 1    | 0         |
| 0_00000_0000110110<br>(denormal: zero) | 1_00000_0110000000<br>(denormal: zero) | 1    | 1_00000_0110000000<br>(b input)      | 0_00000_0000110110<br>(a input)      | 0000001  | 10000001 | 0    | 0    | 1    | 0         |
| 0_00000_0000000000<br>(zero)           | 1_00000_000000000<br>(-zero)           | 0    | 0_00000_0000000000<br>(a input)      | 1_00000_0000000000<br>(b input)      | 10000001 | 0000001  | 0    | 0    | 1    | 0         |
| 0_00000_0000000000<br>(zero)           | 1_00000_000000000<br>(-zero)           | 1    | 1_00000_0000000000<br>(b input)      | 0_00000_0000000000<br>(a input)      | 0000001  | 10000001 | 0    | 0    | 1    | 0         |
| 1_11111_0101100111<br>(NaN: -infinity) | 0_10111_0010011010<br>(normal number)  | 0    | 1_11111_0101100111<br>(min(a,b)= a)  | 0_10111_0010011010<br>(max(a,b)= b)  | 10000010 | 00000000 | 1    | 0    | 0    | 0         |
| 1_11111_0101100111<br>(NaN: -infinity) | 0_10111_0010011010<br>(normal number)  | 1    | 0_10111_0010011010<br>(max(a,b)= b)  | 1_11111_0101100111<br>(min(a,b)= a)  | 00000000 | 10000010 | 1    | 0    | 0    | 0         |
| 0_11111_0101100111<br>(NaN: +infinity) | 1_11111_0010011010<br>(NaN: -infinity) | 0    | 1_11111_0010011010<br>(min(a,b) = b) | 0_11111_0101100111<br>(max(a,b) = a) | 0000010  | 10000010 | 0    | 1    | 0    | 0         |
| 0_11111_0101100111<br>(NaN: +infinity) | 1_11111_0010011010<br>(NaN: -infinity) | 1    | 0_11111_0101100111<br>(max(a,b) = a) | 1_11111_0010011010<br>(min(a,b) = b) | 10000010 | 0000010  | 0    | 1    | 0    | 0         |
| 0_11111_0101100111<br>(NaN: +infinity) | 0_11111_0010011010<br>(NaN: +infinity) | 0    | 0_11111_0101100111<br>(a input)      | 0_11111_0010011010<br>(b input)      | 10000010 | 0000010  | 0    | 0    | 1    | 0         |
| 0_11111_0101100111<br>(NaN: +infinity) | 0_11111_0010011010<br>(NaN: +infinity) | 1    | 0_11111_0010011010<br>(b input)      | 0_11111_0101100111<br>(a input)      | 00000010 | 10000010 | 0    | 0    | 1    | 0         |

Table 1-6 DW\_fp\_cmp Behavior When  $sig\_width = 10$ ,  $exp\_width = 5$ , and  $ieee\_compliance = 1$ 

| а                                     | b                                     | zctr | z0                                   | z1                                   | status0  | status1  | altb | agtb | aeqb | unordered |
|---------------------------------------|---------------------------------------|------|--------------------------------------|--------------------------------------|----------|----------|------|------|------|-----------|
| 0_00011_0000110110<br>(normal number) | 0_00000_0110000000<br>(denormal)      | 0    | 0_00000_0110000000<br>(min(a,b)= b)  | 0_00011_0000110110<br>(max(a,b)= a)  | 00000000 | 10000000 | 0    | 1    | 0    | 0         |
| 0_00011_0000110110<br>(normal number) | 0_00000_0110000000<br>(denormal)      | 1    | 0_00011_0000110110<br>(max(a,b)= a)  | 0_00000_0110000000<br>(min(a,b)= b)  | 10000000 | 00000000 | 0    | 1    | 0    | 0         |
| 0_00000_0000110110<br>(denormal)      | 1_00000_0110000000<br>(denormal)      | 0    | 1_00000_0110000000<br>(min(a,b) = b) | 0_00000_0000110110<br>(max(a,b) = a) | 00000000 | 10000000 | 0    | 1    | 0    | 0         |
| 0_00000_0000110110<br>(denormal)      | 1_00000_0110000000<br>(denormal)      | 1    | 0_00000_0000110110<br>(max(a,b) = a) | 1_00000_0110000000<br>(min(a,b) = b) | 10000000 | 00000000 | 0    | 1    | 0    | 0         |
| 0_00000_0000000000<br>(zero)          | 1_00000_000000000<br>(-zero)          | 0    | 0_00000_000000000<br>(a input)       | 1_00000_0000000000<br>(b input)      | 10000001 | 0000001  | 0    | 0    | 1    | 0         |
| 0_00000_0000000000<br>(zero)          | 1_00000_000000000<br>(-zero)          | 1    | 1_00000_0000000000<br>(b input)      | 0_00000_000000000<br>(a input)       | 0000001  | 10000001 | 0    | 0    | 1    | 0         |
| 1_11111_0101100111<br>(NaN)           | 0_10111_0010011010<br>(normal number) | 0    | 1_11111_0101100111<br>(a input)      | 0_10111_0010011010<br>(b input)      | 10000100 | 00000000 | 0    | 0    | 0    | 1         |
| 1_11111_0101100111<br>(NaN)           | 0_10111_0010011010<br>(normal number) | 1    | 1_11111_0101100111<br>(a input)      | 0_10111_0010011010<br>(b input)      | 10000100 | 00000000 | 0    | 0    | 0    | 1         |
| 0_11111_0101100111<br>(NaN)           | 1_11111_0010011010<br>(NaN)           | 0    | 0_11111_0101100111<br>(a input)      | 1_11111_0010011010<br>(b input)      | 10000100 | 00000100 | 0    | 0    | 0    | 1         |
| 0_11111_0101100111<br>(NaN)           | 1_11111_0010011010<br>(NaN)           | 1    | 0_11111_0101100111<br>(a input)      | 1_11111_0010011010<br>(b input)      | 10000100 | 00000100 | 0    | 0    | 0    | 1         |
| 0_11111_0101100111<br>(NaN)           | 0_11111_0010011010<br>(NaN)           | 0    | 0_11111_0101100111<br>(a input)      | 0_11111_0010011010<br>(b input)      | 10000100 | 00000100 | 0    | 0    | 0    | 1         |
| 0_11111_0101100111<br>(NaN)           | 0_11111_0010011010<br>(NaN)           | 1    | 0_11111_0101100111<br>(a input)      | 0_11111_0010011010<br>(b input)      | 10000100 | 00000100 | 0    | 0    | 0    | 1         |

#### **Related Topics**

- Datapath Floating-Point Overview
- DesignWare Building Block IP User Guide

# **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW Foundation comp.all;
-- If using numeric types from std logic arith package,
-- comment the preceding line and uncomment the following line:
-- use DWARE.DW Foundation comp arith.all;
entity DW fp cmp inst is
      generic (
        inst sig width : POSITIVE := 23;
        inst_exp_width : POSITIVE := 8;
        inst ieee compliance : INTEGER := 0
        );
    port (
    inst_a : in std_logic_vector(inst_sig_width+inst_exp_width downto 0);
    inst b : in std logic vector(inst sig width+inst exp width downto 0);
    inst zctr : in std logic;
    aeqb_inst : out std_logic;
    altb_inst : out std logic;
    agtb inst : out std logic;
    unordered inst : out std logic;
    z0 inst : out std logic vector(inst sig width+inst exp width downto 0);
    z1 inst : out std logic vector(inst sig width+inst exp width downto 0);
    status0 inst : out std logic vector(7 downto 0);
    status1 inst : out std logic vector(7 downto 0)
        );
    end DW fp cmp inst;
architecture inst of DW fp cmp inst is
begin
    -- Instance of DW fp cmp
   U1 : DW fp cmp
   generic map ( sig width => inst sig width, exp width => inst exp width,
ieee compliance => inst ieee compliance )
   port map ( a => inst a, b => inst b, zctr => inst zctr, aeqb => aeqb inst,
altb => altb_inst, agtb => agtb_inst, unordered => unordered_inst, z0 =>
z0 inst, z1 => z1 inst, status0 => status0 inst, status1 => status1 inst );
end inst;
```

```
-- pragma translate_off
configuration DW_fp_cmp_inst_cfg_inst of DW_fp_cmp_inst is
for inst
end for; -- inst
end DW_fp_cmp_inst_cfg_inst;
-- pragma translate_on
```

# **HDL Usage Through Component Instantiation - Verilog**

```
module DW fp cmp inst( inst a, inst b, inst zctr, aeqb inst, altb inst,
         agtb inst, unordered inst, z0 inst, z1 inst, status0 inst,
         status1 inst );
parameter sig width = 23;
parameter exp width = 8;
parameter ieee compliance = 0;
input [sig width+exp width : 0] inst a;
input [sig width+exp width: 0] inst b;
input inst zctr;
output aeqb inst;
output altb inst;
output aqtb inst;
output unordered inst;
output [sig_width+exp_width : 0] z0_inst;
output [sig width+exp width : 0] z1 inst;
output [7 : 0] status0_inst;
output [7 : 0] status1 inst;
    // Instance of DW fp cmp
    DW fp cmp #(sig_width, exp_width, ieee_compliance)
     U1 ( .a(inst a), .b(inst b), .zctr(inst zctr), .aeqb(aeqb inst),
         .altb(altb inst), .agtb(agtb inst), .unordered(unordered inst),
         .z0(z0 inst), .z1(z1 inst), .status0(status0 inst),
         .status1(status1 inst) );
```

endmodule

# **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                                                                                                                                                                                                            |
|--------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| October 2021 | DWBB_202106.3 | <ul> <li>Added footnote about bits 3 and 4 of status0 and status1 in Table 1-1 on page 1</li> <li>Clarified the releases noted in this table</li> </ul>                                                                                                            |
| July 2021    | DWBB_202106.1 | <ul> <li>Clarified behavior when ieee_compliance = 0 in Table 1-2 on page 2 and in text on page 3</li> <li>Clarified the purpose of status0[7] and status1[7] on page 2</li> <li>Added detailed behavior in Table 1-5 on page 4 and Table 1-6 on page 5</li> </ul> |
| May 2020     | DWBB_201912.5 | ■ Corrected the example in "HDL Usage Through Component Instantiation - VHDL" on page 6                                                                                                                                                                            |
| April 2020   | DWBB_201912.3 | <ul> <li>Corrected some formatting in this datasheet</li> <li>Added this Revision History table and document links</li> </ul>                                                                                                                                      |

### **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com