



# DW\_fp\_div\_seq

#### Floating-Point Sequential Divider

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

#### **Revision History**

- The precision format is parameterizable for either IEEE single, double precision, or a user-defined custom format
- Hardware for denormal numbers of IEEE 754 standard is selectively provided
- Accuracy conforms to the IEEE 754 standard
- Parameterized number of clock cycles
- Registered or un-registered input and outputs
- Internal register for the partial pipelining
- DesignWare datapath generator is employed for better timing and area.
- Includes a low-power implementation (at a sub-level) that has power benefits from minPower optimization (for details, see Table 1-3 on page 3)



# **Description**

DW\_fp\_div\_seq is a floating point sequential divider designed for small area, area-time trade-off, or high frequency (small clock period) applications. Input signals related to the timing control such as clk, rst\_n and start are introduced, in addition to the output signal, complete. The final result of DW\_fp\_div\_seq is equivalent to the result of DW\_fp\_div.

Component pins are described in Table 1-1 and configuration parameters are described in Table 1-2.

Table 1-1 Pin Description

| Pin Name | Width                            | Direction | Function                                                                                            |
|----------|----------------------------------|-----------|-----------------------------------------------------------------------------------------------------|
| а        | (exp_width + sig_width + 1) bits | Input     | Dividend                                                                                            |
| b        | (exp_width + sig_width + 1) bits | Input     | Divisor                                                                                             |
| rnd      | 3 bits                           | Input     | Rounding mode; supports all rounding modes described in the <i>Datapath Floating-Point Overview</i> |
| clk      | 1 bit                            | Input     | Clock                                                                                               |
| rst_n    | 1 bit                            | Input     | Reset (active low)                                                                                  |
| start    | 1 bit                            | Input     | Start operation                                                                                     |
| z        | (exp_width + sig_width + 1) bits | Output    | Division result                                                                                     |

Table 1-1 Pin Description (Continued)

| Pin Name | Width  | Direction | Function                                                                                                                                                                          |
|----------|--------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| status   | 8 bits | Output    | <ul> <li>Status flags corresponding to z; for details, see STATUS Flags in the Datapath Floating-Point Overview</li> <li>status[7]: Indicates divide-by-zero operation</li> </ul> |
| complete | 1 bit  | Output    | Completion flag                                                                                                                                                                   |

### Table 1-2 Parameter Description

| Parameter               | Values                             | Description                                                                                                                                                                                                                                                                                                                                                          |  |
|-------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| sig_width               | 2 to 253 bits<br>Default: 23       | Word length of fraction field of floating-point numbers $\mathtt{a},\mathtt{b},$ and $\mathtt{z}$                                                                                                                                                                                                                                                                    |  |
| exp_width               | 3 to 31 bits<br>Default: 8         | Word length of biased exponent of floating-point numbers $\mathtt{a},\mathtt{b},\text{and}\mathtt{z}$                                                                                                                                                                                                                                                                |  |
| ieee_compliance         | 0 or 1<br>Default: 0               | <ul> <li>Level of support for IEEE 754:</li> <li>0: No support for IEEE 754 NaNs and denormals; NaNs are considered infinities and denormals are considered zeros</li> <li>1: Fully compliant with the IEEE 754 standard, including support for NaNs and denormals</li> <li>For more, see IEEE 754 Compatibility in the Datapath Floating-Point Overview.</li> </ul> |  |
| num_cyc                 | 4 to 2*sig_width + 3<br>Default: 4 | User-defined number of clock cycles to produce a valid result. The number depends on various parameters described in "Formula" on page 4.                                                                                                                                                                                                                            |  |
| rst_mode                | 0 or 1<br>Default: 0               | Synchronous / asynchronous reset  0: Asynchronous reset  1: Synchronous reset                                                                                                                                                                                                                                                                                        |  |
| input_mode <sup>a</sup> | 0 or 1<br>Default: 1               | Input register setup  0: No input register  1: Input registers are inserted                                                                                                                                                                                                                                                                                          |  |
| output_mode             | 0 or 1<br>Default: 1               | Output register setup  0: No output register  1: Output register is inserted                                                                                                                                                                                                                                                                                         |  |
| early_start             | 0 or 1<br>Default: 0               | Computation start (only when <i>input_mode</i> is 1)  O: Start computation in the second clock cycle  1: Start computation in the first clock cycle  Note: <i>early_start</i> should be 0 when <i>input_mode</i> is 0.                                                                                                                                               |  |

Table 1-2 Parameter Description (Continued)

| Parameter    | Values               | Description                                                                                            |
|--------------|----------------------|--------------------------------------------------------------------------------------------------------|
| internal_reg | 0 or 1<br>Default: 1 | Internal register enables the pipeline operation (see Figure 1-1 on page 5)  • 0: No internal register |
|              |                      | ■ 1: Internal register is inserted                                                                     |

a. When configured with the parameter <code>input\_mode</code> set to '0', the inputs a and b MUST be held constant from the time start is asserted until <code>complete</code> has gone high to signal completion of the calculation. Conversely, if the parameter <code>input\_mode</code> is set to '1', the a and b inputs are captured when <code>start</code> is high and, otherwise, ignored.

Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required                                          |
|---------------------|-----------------|-------------------------------------------------------------------|
| rtl <sup>a</sup>    | Synthesis model | DesignWare (P-2019.03 and later) DesignWare-LP (before P-2019.03) |

a. To achieve low-power benefits in sub-module implementations, you need to enable minPower; for details, see "Enabling minPower" on page 11.

Table 1-4 Simulation Models<sup>a</sup>

| Model                             | Function                             |
|-----------------------------------|--------------------------------------|
| DW02.DW_FP_DIV_SEQ_SIM            | Design unit name for VHDL simulation |
| dw/dw02/src/DW_fp_div_seq_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_fp_div_seq.v        | Verilog simulation model source code |

a. Note that during the computation phase (after start and before complete is asserted), the simulation models output X values and therefore cannot be used to compare with gate-level simulation.

DW\_fp\_div\_seq has nine parameters which consist of three parameters (<code>sig\_width</code>, <code>exp\_width</code> and <code>ieee\_compliance</code>) for the floating-point operation, one parameter (<code>rst\_mode</code>) for the reset control, and four parameters (<code>num\_cyc</code>, <code>input\_mode</code>, <code>output\_mode</code> and <code>early\_start</code>) for the timing control. The actual number of clock cycles depends on the number of cycles defined by <code>num\_cyc</code> and the use of input, output or internal registers. The following section, as well as <code>Table 1-5</code> on page 7, describes the relationship between parameters and the actual number of clock cycles; that is, latency. The <code>early\_start</code> parameter enables bypassing the input register when <code>start</code> is set to 1. It reduces the total latency by one clock cycle.

The  $input\_mode$  parameter determines whether the inputs are to be registered inside DW\_fp\_div\_seq  $(input\_mode = 1)$  or not  $(input\_mode = 0)$ . If configured without input registers  $(input\_mode = 0)$ , the logic that drives the inputs a and b must hold the input values constant for the entire time it takes to calculate the result (from the cycle before start drops until complete goes high). When configured with input registers  $(input\_mode = 1)$ , the inputs a and b are captured when start is high and ignored until start goes high again.



When configured with no input registers, changes on inputs a and b while complete is low (calculation cycle) will produce unpredictable output values. Simulation models will produce unknown output values (Xs) and post an error message indicating the instance that violated this rule and the simulation time when the violation was detected.

The  $output\_mode$  parameter determines whether the outputs are registered ( $output\_mode = 1$ ) or not ( $output\_mode = 0$ ).

#### **Formula**

The actual number of clock cycles required by a computation is calculated using the following formula:

```
Latency = actual number of cycles
= num cyc - (1 - output mode) - (1 - input mode) - early start + internal reg
```

The minimum number of cycles required for continuous operations is num cyc - 1.

### **Block Diagram**

Figure 1-1 describes the block diagram of DW\_fp\_div\_seq. There are parameters that control the registers: <code>input\_mode</code> and <code>output\_mode</code> place the input and output registers; <code>early\_mode</code> makes a bypass from the input of the input register to the output of the input register; <code>internal\_reg</code> enables the partial pipeline operation.

Because the integer sequential divider consumes multiple clock cycles, the input data cannot be pipelined during the operation of the integer sequential divider. Once the integer sequential divider finishes the operation and passes the result to the normalization block, it can receive the next data from the input. Therefore, the final clock cycle of the current operation can be overlapped with the next operation as shown in Figure 1-2 on page 5.

Figure 1-1 Block Diagram of DW\_fp\_div\_seq



Figure 1-2 Pipeline Operation when internal\_reg = 1 (input\_mode = 0 and output\_mode = 0)



# **Suppressing Warning Messages During Verilog Simulation**

The Verilog simulation model includes macros that allow you to suppress warning messages during simulation.

To suppress all warning messages for all DWBB components, define the DW\_SUPPRESS\_WARN macro in either of the following ways:

• Specify the Verilog preprocessing macro in Verilog code:

```
`define DW_SUPPRESS_WARN
```

• Or, include a command line option to the simulator, such as:

```
+define+DW SUPPRESS WARN (which is used for the Synopsys VCS simulator)
```

The warning messages for this model include the following:

■ If values other than 1 or 0 are present on a clock port, the following message is displayed:

```
WARNING: <instance_path>.<clock_name>_monitor:
    at time = <timestamp>, Detected unknown value, x, on <clock_name> input.
```

To suppress only this warning message for all DWBB components, use the following macro:

- □ Define the DW\_DISABLE\_CLK\_MONITOR macro. You can define this macro in the following ways:
  - Specify the Verilog preprocessing macro in Verilog code:

```
`define DW DISABLE CLK MONITOR
```

Or, include a command line option to the simulator, such as:

```
+define+DW DISABLE CLK MONITOR (which is used for the Synopsys VCS simulator)
```

This message is also suppressed using the DW\_SUPPRESS\_WARN macro explained earlier.

If an invalid rounding mode has been detected on rnd, the following message is displayed:

```
WARNING: <instance_path>:
    at time = <timestamp>: Illegal rounding mode.
```

To suppress this message, use the DW\_SUPPRESS\_WARN macro explained earlier.

■ If the component is configured without an input register and an input operand changes during calculation, the following message is displayed:

```
WARNING: <instance_path>:
    at time = <timestamp>, Operand input change on DW_fp_div_seq during calculation
(configured without an input register) will cause corrupted results if operation is
allowed to complete.
```

To suppress this message, use the DW\_SUPPRESS\_WARN macro explained earlier.

### **Timing Waveforms**

Based on the timing related parameters, <code>input\_mode</code>, <code>output\_mode</code>, <code>early\_start</code> and <code>internal\_reg</code>, there are 12 possible combinations of parameters, as shown in Table 1-5. When <code>input\_mode</code> is 0, the <code>early\_start</code> parameter has no meaning, so it should be kept at zero.

Table 1-5 Parameter Combinations

| input_mode | output_mode | early_start | internal_reg | latency     |
|------------|-------------|-------------|--------------|-------------|
| 0          | 0           | 0           | 0            | num_cyc - 2 |
| 0          | 0           | 0           | 1            | num_cyc - 1 |
| 0          | 0           | 1           | 0            | N/A         |
| 0          | 0           | 1           | 1            | N/A         |
| 0          | 1           | 0           | 0            | num_cyc - 1 |
| 0          | 1           | 0           | 1            | num_cyc     |
| 0          | 1           | 1           | 0            | N/A         |
| 0          | 1           | 1           | 1            | N/A         |
| 1          | 0           | 0           | 0            | num_cyc - 1 |
| 1          | 0           | 0           | 1            | num_cyc     |
| 1          | 0           | 1           | 0            | num_cyc - 2 |
| 1          | 0           | 1           | 1            | num_cyc - 1 |
| 1          | 1           | 0           | 0            | num_cyc     |
| 1          | 1           | 0           | 1            | num_cyc + 1 |
| 1          | 1           | 1           | 0            | num_cyc - 1 |
| 1          | 1           | 1           | 1            | num_cyc     |

Six timing diagrams are introduced assuming *internal\_reg* is 1. When *internal\_reg* is off, the valid output data are generated one clock cycle earlier than the timing diagram with *internal\_reg* = 1

#### 1. $input\_mode = 0$ , $output\_mode = 0$ , $early\_start = 0$ , $internal\_reg = 1$ and $num\_cyc = 5$

In this case, the input and output registers are not implemented. Any input change can affect the output result, so the input data should be kept unchanged by the end of the operation, and the next input data need to be changed with the toggled-on start signal. The start signal should be 'on' just for one clock cycle. After start signal initiates the division operation, the valid output z will appear after (num\_cyc - 1) clock cycles.

Figure 1-3 Simulation Waveform 1



2.  $input\_mode = 0$ ,  $output\_mode = 1$ ,  $early\_start = 0$ ,  $internal\_reg = 1$  and  $num\_cyc = 5$ 

An output register is implemented and the output result is valid after <code>num\_cyc</code> clock cycle. The required timing operations of input data and <code>start</code> signal are same as the previous example: the input data should to be kept unchanged by the end of the operation, the next input data need to be changed with the toggled-on <code>start</code> signal and <code>start</code> signal should be 'on' just for one clock cycle.

Figure 1-4 Simulation Waveform 2



#### 3. input\_mode = 1, output\_mode = 0, early\_start = 0, internal\_reg = 1 and num\_cyc = 5

If *input\_mode* is on, the input registers hold the input data when start signal is activated. Any input data when start is off do not affect the division operation. The valid output is available after *num\_cyc* clock cycles.

Figure 1-5 Simulation Waveform 3



4.  $input\_mode = 1$ ,  $output\_mode = 1$ ,  $early\_start = 0$ ,  $internal\_reg = 1$  and  $num\_cyc = 5$ 

Both input and output registers are implemented at the input and output ports, respectively. The timing diagram in Figure 1-6 shows that it has the same timing operation as Figure 1-5 except that the output data has one additional delay due to the output register. Therefore, the latency becomes  $(num\_cyc + 1)$  clock cycles.

Figure 1-6 Simulation Waveform 4



#### 5. $input\_mode = 1$ , $output\_mode = 0$ , $early\_start = 1$ , $internal\_reg = 1$ and $num\_cyc = 5$

For this case, *early\_start* is turned on and *early\_start* contributes to reduce one clock cycle of the total latency by receiving the input data one clock earlier than normal operations. In this case, the valid output appears after (*num\_cyc* - 1) clock cycles.

Figure 1-7 Simulation Waveform 5



6. input\_mode = 1, output\_mode = 1, early\_start = 1, internal\_reg = 1 and num\_cyc = 5

All parameters are on, so input and output registers are implemented in addition to the input bypass. The timing diagram in Figure 1-8 has a similar shape to Figure 1-7, but the valid outputs appear with one additional clock cycle delay, so the latency of this case becomes *num\_cyc* clock cycles.

Figure 1-8 Simulation Waveform 6



DW\_fp\_div\_seq by default provides the hardware for denormal numbers and NaNs as defined in the IEEE 754 standard. If the parameter <code>ieee\_compliance</code> is turned off, denormal numbers are considered as zeros, and NaNs are considered as Infinity. Otherwise, denormal numbers and NaNs become effective and additional hardware for denormal numbers is integrated.

For more information about floating-point, including status flag bits, and integer and floating-point formats, refer to the *Datapath Floating-Point Overview*.

```
sc\_uint < sig\_width + exp\_width + 1 >
```

```
DW_fp_div_seq< sig_width, exp_width, ieee_compliance, num_cyc, rst_mode, \
input_mode, output_mode, early_start, internal_reg >::implement (
    sc_uint< sig_width+exp_width+1 > a,
    sc_uint< sig_width+exp_width+1 > b,
    sc_uint< 3 > rnd,
    sc_uint< 1 > clk,
    sc_logic rst_n,
    sc_uint< 1 > start,
    sc_uint< 8 > * status,
    sc_uint< 1 > * complete )
```

### **Enabling minPower**

You can instantiate this component without enabling minPower, but to achieve power savings from the low-power implementation (at a sub-level--see Table 1-3 on page 3), you must enable minPower optimization, as follows:

- Design Compiler
  - □ Version P-2019.03 and later:

```
set power enable minpower true
```

□ Before version P-2019.03 (requires the DesignWare-LP license feature):

```
set synthetic_library {dw_foundation.sldb dw_minpower.sldb}
set link_library {* $target_library $synthetic_library}
```

Fusion Compiler

Optimization for minPower is enabled as part of the total\_power metric setting. To enable the total\_power metric, use the following:

```
set_qor_strategy -stage synthesis -metric total_power
```

# **Related Topics**

Datapath Floating-Point Overview

# **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW Foundation comp arith.all;
entity DW fp div seq inst is
    generic (
     inst sig width : POSITIVE := 23;
     inst exp width : POSITIVE := 8;
     inst ieee compliance : INTEGER := 0;
     inst num cyc : POSITIVE := 4;
     inst rst mode : INTEGER := 0;
     inst input mode : INTEGER := 1;
     inst output mode : INTEGER := 1;
     inst_early_start : INTEGER := 0;
     inst internal reg : INTEGER := 1
     );
    port (
     inst a : in std logic vector(inst sig width+inst exp width downto 0);
     inst b : in std logic vector(inst sig width+inst exp width downto 0);
     inst rnd: in std logic vector(2 downto 0);
     inst clk: in std logic;
     inst rst n : in std logic;
     inst start : in std logic;
     z inst : out std logic vector(inst sig width+inst exp width downto 0);
     status inst : out std logic vector(7 downto 0);
     complete inst : out std logic
     );
end DW fp div seq inst;
architecture inst of DW fp div seq inst is
begin
    -- Instance of DW fp div seq
    U1 : DW fp div seq
    generic map (
          sig width => inst sig width,
          exp width => inst exp width,
          ieee compliance => inst ieee compliance,
          num cyc => inst num cyc,
          rst mode => inst rst mode,
          input mode => inst input mode,
          output mode => inst output mode,
          early start => inst early start,
          internal reg => inst internal reg
```

```
port map (
          a => inst a,
          b => inst b,
          rnd => inst_rnd,
          clk => inst clk,
          rst n => inst rst n,
          start => inst start,
          z => z_inst,
          status => status_inst,
          complete => complete_inst
          );
end inst;
-- pragma translate off
configuration DW_fp_div_seq_inst_cfg_inst of DW_fp_div_seq_inst is
for inst
end for; -- inst
end DW fp div seq inst cfg inst;
-- pragma translate on
```

# **HDL Usage Through Component Instantiation - Verilog**

```
module DW fp div seq inst (inst a, inst b, inst rnd, inst clk, inst rst n,
          inst start, z inst, status inst, complete inst );
parameter inst sig width = 23;
parameter inst exp width = 8;
parameter inst ieee compliance = 0;
parameter inst num cyc = 4;
parameter inst rst mode = 0;
parameter inst input mode = 1;
parameter inst output mode = 1;
parameter inst early start = 0;
parameter inst internal reg = 1;
input [inst sig width+inst exp width : 0] inst a;
input [inst sig width+inst exp width : 0] inst b;
input [2 : 0] inst rnd;
input inst clk;
input inst rst n;
input inst start;
output [inst sig width+inst exp width : 0] z inst;
output [7:0] status inst;
output complete inst;
    // Instance of DW fp div seq
    DW fp div seq #(inst sig width, inst exp width, inst ieee compliance, inst num cyc,
inst rst mode, inst input mode, inst output mode, inst early start, inst internal reg)
U1 (
          .a(inst a),
          .b(inst b),
          .rnd(inst rnd),
          .clk(inst clk),
          .rst n(inst rst n),
          .start(inst start),
          .z(z inst),
          .status(status inst),
          .complete(complete inst));
```

endmodule

# **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                                                                                                                             |  |
|--------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| July 2020    | DWBB_201912.5 | <ul> <li>Adjusted the description of the ieee_compliance parameter in Table 1-2 on<br/>page 2</li> </ul>                                                                            |  |
|              |               | <ul> <li>Changed title of section "Suppressing Warning Messages During Verilog<br/>Simulation" on page 6 and added ability to globally suppress all warning<br/>messages</li> </ul> |  |
| April 2020   | DWBB_201912.3 | ■ Updated the description of the status port in Table 1-1 on page 1                                                                                                                 |  |
|              |               | ■ Updated the value range of <i>sig_width</i> in Table 1-2 on page 2                                                                                                                |  |
| October 2019 | DWBB_201903.5 | ■ Added the "Disabling Clock Monitor Messages" section                                                                                                                              |  |
| March 2019   | DWBB_201903.0 | ■ Clarified license requirements in Table 1-3 on page 3                                                                                                                             |  |
|              |               | ■ Added "Enabling minPower" on page 11                                                                                                                                              |  |
|              |               | ■ Added this Revision History table and the document links on this page                                                                                                             |  |

# **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com