



# DW\_fp\_sqrt

# Floating-Point Square Root

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

#### **Revision History**

- The precision format is parameterizable for either IEEE single, double precision, or a user-defined custom format
- Hardware for denormal numbers of IEEE 754 standard is selectively provided.
- Configurable to be fully compliant with the IEEE Std 754-1985 standard
- Configurable for NaN representation compatible with the IEEE Std 754-2008 standard (controlled by the *ieee\_compliance* parameter)
- DesignWare datapath generator is employed for better timing and area



### **Description**

DW\_fp\_sqrt computes the floating-point square root of a floating-point operand, a.

Component pins are described in Table 1-1 and configuration parameters are described in Table 1-2.

Table 1-1 Pin Description

| Pin Name | Width                          | Direction | Function                                                                                                     |
|----------|--------------------------------|-----------|--------------------------------------------------------------------------------------------------------------|
| а        | exp_width + sig_width + 1 bits | Input     | Input data                                                                                                   |
| rnd      | 3 bits                         | Input     | Rounding mode; supports all rounding modes described in the<br>Datapath Floating-Point Overview              |
| z        | exp_width + sig_width + 1 bits | Output    | Square root of a                                                                                             |
| status   | 8 bits                         | Output    | Status flags for the result ${\bf z}$ For details, see STATUS Flags in the Datapath Floating-Point Overview. |

**Table 1-2** Parameter Description

| Parameter | Values        | Description                                                                      |
|-----------|---------------|----------------------------------------------------------------------------------|
| sig_width | 2 to 253 bits | Word length of fraction field of floating-point numbers ${\tt a}$ and ${\tt z}$  |
| exp_width | 3 to 31 bits  | Word length of biased exponent of floating-point numbers ${\tt a}$ and ${\tt z}$ |

Table 1-2 Parameter Description (Continued)

| Parameter       | Values     | Description                                                                                                                                                    |
|-----------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ieee_compliance | 0, 1, or 3 | Level of support for the IEEE Std 754 standards:                                                                                                               |
|                 | Default: 0 | <ul> <li>0: No support for NaNs and denormals; NaNs are considered infinities<br/>and denormals are considered zeros</li> </ul>                                |
|                 |            | <ul> <li>1: Fully compliant with the IEEE Std 754-1985 standard, including<br/>support for NaNs and denormals</li> </ul>                                       |
|                 |            | ■ 2: Reserved                                                                                                                                                  |
|                 |            | <ul> <li>3: Fully compliant with the IEEE Std 754-1985 standard plus NaN<br/>representation that matches the IEEE Std 754-2008 standard<sup>a</sup></li> </ul> |
|                 |            | For details, see Compatibility with IEEE Std 754 Standards in the <i>Datapath Floating-Point Overview</i>                                                      |

a. Propagating payload information to the output during the NaN process, which is an optional feature specified in the IEEE Std 754-2008 standard, is supported.

Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |
|---------------------|-----------------|--------------------------|
| rtl                 | Synthesis model | DesignWare               |

Table 1-4 Simulation Models

| Model                          | Function                             |
|--------------------------------|--------------------------------------|
| DW02.DW_FP_SQRT_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw02/src/DW_fp_sqrt_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_fp_sqrt.v        | Verilog simulation model source code |

#### Alternative Implementation of Floating-point Square Root Using DW\_Ip\_fp\_multifunc

The floating-point square root operation can also be implemented by DW\_lp\_fp\_multifunc component, which evaluates the value of floating-point square root with 1 ulp error bound. There will be 1 ulp difference between the value from DW\_lp\_fp\_multifunc and the value from DW\_fp\_sqrt. Performance and area of the synthesis results are different between the DW\_fp\_sqrt and reciprocal implementation of the DW\_lp\_fp\_multifunc, depending on synthesis constraints, library cells and synthesis environments. By comparing performance and area between the square root implementation of DW\_lp\_fp\_multifunc and DW\_fp\_sqrt component, the DW\_lp\_fp\_multifunc provides more choices for the better synthesis results. Below is an example of the Verilog description for the floating-point square root of the DW\_lp\_fp\_multifunc. For more detailed information, see the DW\_lp\_fp\_multifunc datasheet.

```
DW_lp_fp_multifunc #(sig_width, exp_width, ieee_compliance, 2) U1 (
    .a(a),
    .func(16'h0002),
    .rnd(3'h0),
```

```
.z(z),
.status(status)
);
```

For more information about the floating-point, including status flag bits, and integer and floating-point formats, refer to the *Datapath Floating-Point Overview*.

## **Suppressing Warning Messages During Verilog Simulation**

The Verilog simulation model includes macros that allow you to suppress warning messages during simulation.

To suppress all warning messages for all DWBB components, define the DW\_SUPPRESS\_WARN macro in either of the following ways:

■ Specify the Verilog preprocessing macro in Verilog code:

```
`define DW SUPPRESS WARN
```

• Or, include a command line option to the simulator, such as:

```
+define+DW SUPPRESS WARN (which is used for the Synopsys VCS simulator)
```

The warning messages for this model include the following:

If an invalid rounding mode has been detected on rnd, the following message is displayed:

```
WARNING: <instance_path>:
   at time = <timestamp>: Illegal rounding mode.
```

To suppress this message, use the DW\_SUPPRESS\_WARN macro explained earlier.

# **Related Topics**

- Datapath Floating-Point Overview
- DesignWare Building Block IP User Guide

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.dw foundation comp.all;
entity DW fp sqrt inst is
  generic (
    inst sig width : POSITIVE := 23;
    inst exp width : POSITIVE := 8;
    inst ieee compliance : INTEGER := 0
  );
  port (
    inst a : in std logic vector(inst sig width+inst exp width downto 0);
    inst rnd : in std logic vector(2 downto 0);
    z inst : out std logic vector(inst sig width+inst exp width downto 0);
    status_inst : out std_logic_vector(7 downto 0)
  );
end DW fp sqrt inst;
architecture inst of DW fp sqrt inst is
begin
  -- Instance of DW_fp_sqrt
  U1 : DW fp sqrt
    generic map (
      sig width => inst sig width,
      exp width => inst exp width,
      ieee compliance => inst ieee compliance
    port map (
      a \Rightarrow inst a,
      rnd => inst rnd,
      z => z inst,
      status => status inst
    );
end inst;
-- pragma translate off
configuration DW fp sqrt inst cfg inst of DW fp sqrt inst is
  for inst
  end for;
end DW fp sqrt inst cfq inst;
-- pragma translate on
```

### **HDL Usage Through Component Instantiation - Verilog**

endmodule

### **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                                                                                                                                                                                   |
|--------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| October 2020 | DWBB_202009.1 | ■ For enhanced NaN compatibility with the IEEE Std 754 standards, added a new value for <i>ieee_compliance</i> in Table 1-2 on page 1                                                                                                     |
| July 2020    | DWBB_201912.5 | <ul> <li>Adjusted the description of the <i>ieee_compliance</i> parameter in Table 1-2 on page 1</li> <li>Added "Suppressing Warning Messages During Verilog Simulation" on page 3</li> </ul>                                             |
| January 2020 | DWBB_201912.1 | ■ Corrected port names for DW_lp_fp_multifunc in "Alternative Implementation of Floating-point Square Root Using DW_lp_fp_multifunc" on page 2                                                                                            |
| July 2019    | DWBB_201903.3 | <ul> <li>Removed reference to minPower library in "Alternative Implementation of Floating-point Square Root Using DW_lp_fp_multifunc" on page 2</li> <li>Added this Revision History table and the document links on this page</li> </ul> |

### **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com