



# DW\_gray\_sync

### **Gray Coded Synchronizer**

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

# **Revision History**

- Interface between dual asynchronous clock domains
- Parameterized counter width
- Parameterized number of synchronizing stages
- Parameterized test feature
- Outputs to source can be configured as registered or not
- Output to destination domain can be configured as registered or not
- Model missampling of data on source clock domain
- Parameterized pipelining source domain results to destination domain
- Includes a low-power implementation that has power benefits from minPower optimization (for details, see Table 1-3 on page 3)



## **Description**

The DW\_gray\_sync includes a binary counter in the source domain whose value is recoded as a binary-reflected-Gray code. The recoded count value is synchronized to the destination domain and then decoded from binary-reflected-Gray back to binary. The binary count value and an offset version (which is only useful for non integer power of two sequences) are both available in the clk\_s domain as count\_s and offset\_count\_s. This synchronizer is used within other synchronizers to pass incrementing pointers across domains.

A unique built-in verification feature allows the designer to turn on a random sampling error mechanism that models skew between bits of the internal binary-reflected-Gray coded counter bus derived from the source domain (for more details, see "Simulation Methodology" on page 6). This facility provides an opportunity for determining system robustness during the early development phases and without having to develop special test stimulus.

Table 1-1 Pin Descriptions

| Pin Name | Width | Direction | Function                                      |  |  |
|----------|-------|-----------|-----------------------------------------------|--|--|
| clk_s    | 1     | Input     | Source domain clock source                    |  |  |
| rst_s_n  | 1     | Input     | Source domain asynchronous reset (active low) |  |  |
| init_s_n | 1     | Input     | Source domain synchronous reset (active low)  |  |  |
| en_s     | 1     | Input     | Source domain counter advance initiation      |  |  |

Table 1-1 Pin Descriptions (Continued)

| Pin Name       | Width | Direction | Function                                                           |  |
|----------------|-------|-----------|--------------------------------------------------------------------|--|
| count_s        | width | Output    | Source domain counter value                                        |  |
| offset_count_s | width | Output    | Source domain offset counter value                                 |  |
| clk_d          | 1     | Input     | Destination domain clock source                                    |  |
| rst_d_n        | 1     | Input     | Destination domain asynchronous reset (active low)                 |  |
| init_d_n       | 1     | Input     | Destination domain synchronous reset (active low)                  |  |
| count_d        | width | Output    | Destination domain counter value (synchronized version of count_s) |  |
| test           | 1     | Input     | Scan test mode select                                              |  |

**Table 1-2** Parameter Description

| Parameter   | Values                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|-------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| width       | 1 to 1024<br>Default: 8               | Vector width of input data_s and output data_d                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| offset      | 0 to<br>(2 <sup>(width-1)</sup> ) - 1 | Offset for non integer power of 2 counter value Default: 0                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| reg_count_d | 0 or 1<br>Default: 1                  | Register count_d output  0: count_d not registered  1: count_d registered                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| f_sync_type | 0 to 4<br>Default: 2                  | Forward synchronization type Defines type and number of synchronizing stages:  0: Single clock design, no synchronizing stages implemented  1: 2-stage synchronization with first stage negative-edge capturing and secon stage positive-edge capturing  2: 2-stage synchronization with both stages positive-edge capturing  3: 3-stage synchronization with all stages positive-edge capturing  4: 4-stage synchronization with all stages positive-edge capturing |  |  |  |
| tst_mode    | 0 to 2<br>Default: 0                  | Test mode  ■ 0: No latch is inserted for scan testing  ■ 1: Insert negative-edge capturing flip-flip on data_s input vector when te input is asserted  ■ 2: Insert hold latch using active-low latch                                                                                                                                                                                                                                                                 |  |  |  |

Table 1-2 Parameter Description (Continued)

| Parameter          | Values     | Description                                                                                                            |  |  |  |  |  |
|--------------------|------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| verif_en           | 0 to 4     | Verification enable control                                                                                            |  |  |  |  |  |
|                    | Default: 2 | 0: No sampling errors inserted                                                                                         |  |  |  |  |  |
|                    |            | ■ 1: Sampling errors are randomly inserted with 0 or up to 1 destination clock cycle delays                            |  |  |  |  |  |
|                    |            | <ul> <li>2: Sampling errors are randomly inserted with 0, 0.5, 1, or 1.5 destination clock<br/>cycle delays</li> </ul> |  |  |  |  |  |
|                    |            | <ul> <li>3: Sampling errors are randomly inserted with 0, 1, 2, or 3 destination clock<br/>cycle delays</li> </ul>     |  |  |  |  |  |
|                    |            | <ul> <li>4: Sampling errors are randomly inserted with 0 or up to 0.5 destination clock<br/>cycle delays</li> </ul>    |  |  |  |  |  |
|                    |            | For more information about <i>verif_en</i> , see "Simulation Methodology" on page 6.                                   |  |  |  |  |  |
| pipe_delay 0 to 2  |            | Pipeline Binary to Gray Code results                                                                                   |  |  |  |  |  |
|                    | Default: 0 | 0: No pipelining other than re-timing register                                                                         |  |  |  |  |  |
|                    |            | ■ 1: One additional pipeline stage                                                                                     |  |  |  |  |  |
|                    |            | ■ 2: Two additional pipeline stages                                                                                    |  |  |  |  |  |
| reg_count_s        | 0 to 1     | Register count_s output                                                                                                |  |  |  |  |  |
|                    | Default: 1 | 0: count_s not registered                                                                                              |  |  |  |  |  |
|                    |            | ■ 1: count_s registered                                                                                                |  |  |  |  |  |
| reg_offset_ 0 to 1 |            | Register offset_count_s output                                                                                         |  |  |  |  |  |
| count_s            | Default: 1 | ■ 0: offset_count_s not registered                                                                                     |  |  |  |  |  |
|                    |            | ■ 1: offset_count_s registered                                                                                         |  |  |  |  |  |

Table 1-3 Synthesis Implementations

| Implementation Name | Function                  | License Feature Required                                                                    |  |  |  |
|---------------------|---------------------------|---------------------------------------------------------------------------------------------|--|--|--|
| rtl                 | Synthesis model           | DesignWare                                                                                  |  |  |  |
| lpwr <sup>a</sup>   | Low Power synthesis model | <ul><li>DesignWare (P-2019.03 and later)</li><li>DesignWare-LP (before P-2019.03)</li></ul> |  |  |  |

a. Requires that you enable minPower; for details, see "Enabling minPower" on page 9. When minPower is enabled, the lpwr implementation is always chosen during synthesis.

Table 1-4 Simulation Models

| Model                      | Function                             |
|----------------------------|--------------------------------------|
| DW03.DW_GRAY_SYNC _CFG_SIM | Design unit name for VHDL simulation |

Table 1-4 Simulation Models (Continued)

| Model                                | Function                                                          |
|--------------------------------------|-------------------------------------------------------------------|
| dw/dw03/src/DW_gray_sync _sim.vhd    | VHDL simulation model source code (modeling RTL) - no missampling |
| dw/dw03/src/DW_gray_sync _sim_ms.vhd | VHDL simulation model source code (modeling RTL) - missampling    |
| dw/sim_ver/DW_gray_sync.v            | Verilog simulation model source code                              |

## **Block Diagram**

Figure 1-1 DW\_gray\_sync Basic Block Diagram



Table 1-5 Reflected Gray Code Sequencing Example

| Reflected Binary Gray Code Sequencing for a 4-bit Domain |                       |  |                           |                           |  |                           |                           |
|----------------------------------------------------------|-----------------------|--|---------------------------|---------------------------|--|---------------------------|---------------------------|
| Binary<br>Sequence                                       | Full Gray<br>Sequence |  | 14-State Gray<br>Sequence | Binary Offset<br>Sequence |  | 10-State Gray<br>Sequence | Binary Offset<br>Sequence |
| 0000                                                     | 0000 (start)          |  | _                         | _                         |  | _                         | _                         |
| 0001                                                     | 0001                  |  | 0001 (start)              | 0000                      |  | _                         | _                         |
| 0010                                                     | 0011                  |  | 0011                      | 0001                      |  | _                         | _                         |
| 0011                                                     | 0010                  |  | 0010                      | 0010                      |  | 0010 (start)              | 0000                      |
| 0100                                                     | 0110                  |  | 0110                      | 0011                      |  | 0110                      | 0001                      |
| 0101                                                     | 0111                  |  | 0111                      | 0100                      |  | 0111                      | 0010                      |
| 0110                                                     | 0101                  |  | 0101                      | 0101                      |  | 0101                      | 0011                      |
| 0111                                                     | 0100                  |  | 0100                      | 0110                      |  | 0100                      | 0100                      |
|                                                          | Axis of Symmetry      |  |                           |                           |  |                           |                           |
| 1000                                                     | 1100                  |  | 1100                      | 0111                      |  | 1100                      | 0101                      |
| 1001                                                     | 1101                  |  | 1101                      | 1000                      |  | 1101                      | 0110                      |
| 1010                                                     | 1111                  |  | 1111                      | 1001                      |  | 1111                      | 0111                      |
| 1011                                                     | 1110                  |  | 1110                      | 1010                      |  | 1110                      | 1000                      |
| 1100                                                     | 1010                  |  | 1010                      | 1011                      |  | 1010 (end)                | 1001                      |
| 1101                                                     | 1011                  |  | 1011                      | 1100                      |  | _                         | _                         |
| 1110                                                     | 1001                  |  | 1001 (end)                | 1101                      |  | _                         | _                         |
| 1111                                                     | 1000 (end)            |  | _                         | _                         |  | _                         | _                         |

#### **Reset Considerations**

It is recommended that both domains be reset at or around the same time. If the source domain interface is reset and the destination domain is not, the destination domain  $clk_d$  value will be invalid relative to the source domain  $clk_s$  for at least  $f_sync_type$  number of destination domain clock cycles depending on the  $reg_count_d$  setting. If  $reg_count_d$  is 1, the total number of destination clock cycles before  $clk_d$  reflects the value on  $clk_s$  after the source domain reset is  $f_sync_type + 1$ .

### Simulation Methodology

Because this component contains synchronizing devices, there are two methods available for simulation. One method is to use the simulation models that emulate the RTL model. Or, you can enable modeling of random skew between bits of signals traversing to and from each domain (called missampling).

To use the simulation models that emulate the RTL model, no special configuration is required.

To use missampling requires the following considerations:

■ To enable missampling in Verilog simulations, define the macro DW\_MODEL\_MISSAMPLES:

```
`define DW MODEL MISSAMPLES
```

- If `DW\_MODEL\_MISSAMPLES is defined, the *verif\_en* parameter comes into play to configure the simulation model as described by Table 1-2 on page 2. If `DW\_MODEL\_MISSAMPLES is not defined, the Verilog simulation model behaves as if *verif\_en* is set to 0.
- To enable missampling in VHDL simulations, a simulation architecture named sim\_ms is provided. The parameter *verif\_en* only has meaning when using sim\_ms. That is, when the sim simulation architecture is used instead, the model behaves as though *verif\_en* is set to 0. For examples of how each architecture is used, see "HDL Usage Through Component Instantiation VHDL" on page 10.

## Suppressing Warning Messages During Verilog Simulation

The Verilog simulation model includes macros that allow you to suppress warning messages during simulation.

To suppress all warning messages for all DWBB components, define the DW\_SUPPRESS\_WARN macro in either of the following ways:

Specify the Verilog preprocessing macro in Verilog code:

```
`define DW SUPPRESS WARN
```

Or, include a command line option to the simulator, such as:

```
+define+DW SUPPRESS WARN (which is used for the Synopsys VCS simulator)
```

The warning messages for this model include the following:

■ If values other than 1 or 0 are present on a clock port, the following message is displayed:

```
WARNING: <instance_path>.<clock_name>_monitor:
    at time = <timestamp>, Detected unknown value, x, on <clock_name> input.
```

To suppress only this warning message for all DWBB components, use the following macro:

- □ Define the DW\_DISABLE\_CLK\_MONITOR macro. You can define this macro in the following ways:
  - Specify the Verilog preprocessing macro in Verilog code:

```
`define DW DISABLE CLK MONITOR
```

• Or, include a command line option to the simulator, such as:

```
+define+DW_DISABLE_CLK_MONITOR (which is used for the Synopsys VCS simulator)
```

This message is also suppressed using the DW\_SUPPRESS\_WARN macro explained earlier.

### **Timing Diagrams**

Figure 1-2 depicts the fundamental operation of advancing the counters after resetting both clock domains. Notice that the *offset* parameter is set to 2, which sets the count\_s initial value upon reset to 2 and advances to a maximum value of 5. The count\_d result is three clk\_d cycles after the change in count\_s, because  $f_sync_type$  is set to 2 and  $reg_count_d$  is set to 1. The other parameter settings are: width = 3, widt

Figure 1-2 Advancing Counters Including Reset of Both Domains



width=3, offset=2, reg\_count\_d=1, f\_sync\_type=2, tst\_mode=0, verif\_en=0

Beginning in Release F-2011.09, the underlying DW\_sync component in DW\_gray\_sync does not connect init\_d\_n. Instead, DW\_sync has init\_d\_n de-asserted. As a by-product of this, the resetting of count\_d is based on the cleared state of the gray code entering and propagating through DW\_sync. Figure 1-3 on page 8 shows an example of this. In this case, the same scenario is presented as in Figure 1-2, but here, init\_d\_n is only a single-cycle of clk\_d. Here it can been seen that the count\_d[2:0] goes to its reset state of '2' after init\_d\_n is asserted, but after init\_d\_n is de-asserted, count\_d[2:0] goes to '4' for one clk\_d cycle before going back to '2' on the next cycle (see area circled in red). This exhibits the fact that the reset value going into the DW\_sync has to make its way through DW\_sync and into the destination domain, and init\_d\_n was not held asserted long enough to mask the non-reset value. In Figure 1-2, with init\_d\_n being asserted two cycles of clk\_d, it was long enough to prevent sampling of the non-reset value exiting DW\_sync and, hence, count\_d[2:0] remained at '2'.

This behavior, in fact, would also be seen should the source domain not get reset prior to the destination domain reset (for more information, see "Reset Considerations" on page 5).

Figure 1-3 Invalid 'count\_d' Result During Reset



#### **Enabling minPower**

You can instantiate this component without enabling minPower, but to achieve power savings from the low-power implementation "lpwr" (see Table 1-3 on page 3), you must enable minPower optimization, as follows:

- Design Compiler
  - □ Version P-2019.03 and later:

```
set power_enable_minpower true
```

□ Before version P-2019.03 (requires the DesignWare-LP license feature):

```
set synthetic_library {dw_foundation.sldb dw_minpower.sldb}
set link_library {* $target_library $synthetic_library}
```

Fusion Compiler

Optimization for minPower is enabled as part of the total\_power metric setting. To enable the total\_power metric, use the following:

```
set qor strategy -stage synthesis -metric total power
```

## **Related Topics**

- Memory Registers Overview
- DesignWare Building Block IP User Guide

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW Foundation comp.all;
entity DW gray sync inst is
      generic (
        inst width : INTEGER := 8;
        inst offset : INTEGER := 0;
        inst req count d : INTEGER := 1;
        inst f sync type : INTEGER := 2;
        inst tst mode : INTEGER := 0;
        inst verif en : INTEGER := 2;
            inst pipe delay : NATURAL:= 0;
            inst_reg_count_s : NATURAL := 1;
            inst req offset count s : NATURAL := 1
        );
      port (
        inst clk s : in std logic;
        inst rst s n : in std logic;
        inst init s n : in std logic;
        inst en s : in std logic;
        count s inst : out std logic vector(inst width-1 downto 0);
        offset count s inst : out std logic vector(inst width-1 downto 0);
        inst clk d : in std logic;
        inst rst d n : in std logic;
        inst init d n : in std logic;
        count d inst : out std logic vector(inst width-1 downto 0);
        inst test: in std logic
        );
    end DW gray sync inst;
architecture inst of DW gray sync inst is
begin
    -- Instance of DW gray sync
    U1 : DW gray sync
    generic map ( width => inst width, offset => inst offset,
            reg count d => inst reg count d, f sync type => inst f sync type,
            tst mode => inst tst mode, verif en => inst verif en,
            pipe delay => inst pipe delay, reg count s => inst reg count s,
            reg offset count s => inst reg offset count s )
    port map ( clk s => inst clk s, rst s n => inst rst s n,
     init s n => inst init s n, en s => inst en s,
     count s => count s inst, offset count s => offset count s inst,
```

### **HDL Usage Through Component Instantiation - Verilog**

```
module DW gray sync inst(inst clk s, inst rst s n, inst init s n, inst en s,
                  count s inst, offset count s inst, inst clk d, inst rst d n,
                  inst init d n, count d inst, inst test );
parameter width = 8;
parameter offset = 0;
parameter reg count d = 1;
parameter f sync type = 2;
parameter tst mode = 0;
parameter verif en = 2;
parameter pipe delay = 0;
parameter reg_count_s = 1;
parameter reg offset count s = 1;
input inst clk s;
input inst rst s n;
input inst init s n;
input inst en s;
output [width-1 : 0] count_s_inst;
output [width-1:0] offset count s inst;
input inst clk d;
input inst rst d n;
input inst_init_d n;
output [width-1 : 0] count_d_inst;
input inst test;
    // Instance of DW gray sync
    DW gray sync #(width, offset, reg count d, f sync_type, tst_mode, verif_en,
pipe delay, reg count s, reg offset count s)
         U1 ( .clk s(inst clk s), .rst s n(inst rst s n), .init s n(inst init s n),
              .en s(inst en s), .count s(count s inst),
.offset count s(offset count s inst),
              .clk d(inst clk d), .rst d n(inst rst d n), .init d n(inst init d n),
              .count d(count d inst), .test(inst test) );
```

endmodule

## **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                                                                                                                                                                        |  |  |  |
|--------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| July 2020    | DWBB_201912.5 | <ul> <li>Adjusted the material in "Simulation Methodology" on page 6</li> <li>Adjusted content and title of "Suppressing Warning Messages During Verilog Simulation" on page 6 and added the DW_SUPPRESS_WARN macro</li> </ul> |  |  |  |
| October 2019 | DWBB_201903.5 | ■ Added the "Disabling Clock Monitor Messages" section                                                                                                                                                                         |  |  |  |
| March 2019   | DWBB_201903.0 | <ul> <li>Clarified license requirements in Table 1-3 on page 3</li> <li>Added "Enabling minPower" on page 9</li> <li>Added this Revision History table and the document links on this page</li> </ul>                          |  |  |  |

### **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com