



# DW\_lp\_cntr\_up\_df

### Low Power Counter with Dynamic Terminal Count Flag

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

- Reduced power through efficient clock gating
- Parameter-controlled counter width
- Dynamically controlled terminal count flag specification
- Parameter-controlled selection of registered flag output
- Parameter-controlled selection of synchronous versus asynchronous reset
- Synchronous enable
- Synchronous load

# 

**Revision History** 

# **Description**

DW\_lp\_cntr\_up\_df is a general-purpose counter with dynamic count-to logic.

#### Table 1-1 Pin Description

| Pin Name     | Width      | Direction | Function                          |
|--------------|------------|-----------|-----------------------------------|
| clk          | 1 bit      | Input     | Clock                             |
| rst_n        | 1 bit      | Input     | Reset input (active low)          |
| enable       | 1 bit      | Input     | Enable input                      |
| ld_n         | 1 bit      | Input     | Counter load control (active low) |
| ld_count     | width bits | Input     | Counter load value                |
| term_val     | width bits | Input     | Terminal count value              |
| count        | width bits | Output    | Output count bus                  |
| term_count_n | 1 bit      | Output    | Terminal Count (active low)       |

**Table 1-2** Parameter Description

| Parameter  | Values               | Description                                                    |
|------------|----------------------|----------------------------------------------------------------|
| width      | 1 to 2048            | Word length of counter                                         |
| rst_mode   | 0 or 1<br>Default: 0 | Reset mode 0 = Asynchronous reset 1 = Synchronous reset        |
| reg_trmcnt | 0 or 1<br>Default: 0 | Register term_count_n output 0 = Not registered 1 = Registered |

Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required                        |
|---------------------|-----------------|-------------------------------------------------|
| rtl                 | Synthesis model | ■ DesignWare (P-2019.03 and later)              |
|                     |                 | ■ DesignWare-LP <sup>a</sup> (before P-2019.03) |

a. For versions before P-2019.03, you must enable minPower as follows:

set\_synthetic\_library {dw\_foundation.sldb dw\_minpower.sldb}

Table 1-4 Simulation Models

| Model                                | Function                             |
|--------------------------------------|--------------------------------------|
| DW03.DW_LP_CNTR_UP_DF_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw03/src/DW_lp_cntr_up_df_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_lp_cntr_up_df.v        | Verilog simulation model source code |

**Table 1-5** Counter Operation Truth Table

| rst_n | ld_n | enable | Operation       |
|-------|------|--------|-----------------|
| 0     | Х    | Х      | Reset           |
| 1     | 0    | Х      | Load            |
| 1     | 1    | 0      | Hold (disabled) |
| 1     | 1    | 1      | Count up        |

When the count value equals the value on the term\_val port, the signal term\_count\_n (terminal count) is asserted (low). The signal term\_count\_n can be connected directly to ld\_n to synchronously reset the counter to a predefined value on the input pin of the data bus, ld\_count.

The counter is *width* bits wide and has 2<sup>width</sup> states from "000...0" to "111...1". The counter is clocked on the positive edge of clk.

The reset signal, rst\_n, is active low and provides for an asynchronous reset of the counter to "000...0". If the reset pin is connected to '1', then the reset logic is not synthesized, resulting in a smaller and faster counter.

The term\_val is an input bus that ranges from 0 to width - 1. When the counter output, count, equals term val, term count n goes active (low) for one clock cycle.

The counter is loaded with data by asserting ld\_n (low) and applying data to ld\_count. The data load operation is synchronous with respect to the positive edge of clk.

The count enable pin, enable, is active high. When enable is high, the counter is active. When enable is low, the counter is disabled, and count remains at the same value.

### **Application Example**

An example application of DW\_lp\_cntr\_up\_df is to count from 0 to 17, repeatedly. This is done by:

- 1. Connecting the terminal count output signal, term\_count\_n, to the ld\_n input.
- 2. Setting the 1d count input to the start of the count sequence (for example, "00000").
- 3. Connecting the term val input to the end of the count sequence (for example, "10001").

The count output then cycles through the states 00000 (1d count) to 10001 (term val); see Figure 1-1.

Figure 1-1 Counter Application: width = 5



### **Timing Diagrams**

The following figure shows various timing diagrams for DW\_lp\_cntr\_up\_df.

Figure 1-2 Functional Operation: Reset, Load, and Count-to Sequence



# **Related Topics**

- Logic Sequential Overview
- DesignWare Building Block IP User Guide

### **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW Foundation comp.all;
entity DW lp cntr up df inst is
      generic (
        inst width : POSITIVE := 8;
        inst rst mode : NATURAL := 0;
        inst reg trmcnt : NATURAL := 0
        );
      port (
        inst clk: in std logic;
        inst_rst_n : in std_logic;
        inst enable : in std logic;
        inst ld n : in std logic;
        inst ld count : in std logic vector(inst width-1 downto 0);
        inst term val : in std logic vector(inst width-1 downto 0);
        count inst : out std logic vector(inst width-1 downto 0);
        term count n inst : out std logic
        );
    end DW lp cntr up df inst;
architecture inst of DW lp cntr up df inst is
begin
    -- Instance of DW lp cntr up df
    U1 : DW lp cntr up df
    generic map (width => inst width,
                rst mode => inst rst mode,
                reg trmcnt => inst reg trmcnt )
    port map ( clk => inst clk, rst n => inst rst n,
             enable => inst enable, ld n => inst ld n,
             ld count => inst ld count, term val => inst term val,
             count => count_inst, term_count_n => term_count_n_inst );
end inst:
```

### **HDL Usage Through Component Instantiation - Verilog**

```
module DW lp cntr up df inst(
          inst clk, inst rst n,
          inst enable, inst ld n,
          inst ld count, inst term val,
          count inst, term count n inst );
parameter width = 8;
parameter rst_mode = 0;
parameter reg trmcnt = 0;
input inst clk;
input inst rst n;
input inst_enable;
input inst ld n;
input [width-1 : 0] inst_ld_count;
input [width-1 : 0] inst_term_val;
output [width-1:0] count inst;
output term count n inst;
    // Instance of DW lp cntr up df
    DW_lp_cntr_up_df #(width, rst_mode, reg_trmcnt)
      U1 ( .clk(inst clk), .rst n(inst rst n),
           .enable(inst_enable), .ld_n(inst_ld_n),
           .ld_count(inst_ld_count), .term_val(inst_term_val),
           .count(count inst), .term count n(term count n inst) );
```

endmodule

# **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date       | Release       | Updates                                                                 |  |
|------------|---------------|-------------------------------------------------------------------------|--|
| March 2019 | DWBB_201903.0 | ■ Clarified some information about minPower in Table 1-3 on page 2      |  |
|            |               | ■ Added this Revision History table and the document links on this page |  |

#### Copyright Notice and Proprietary Information

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com