



# DW\_lp\_fifoctl\_1c\_df

### Low Power Single-clock FIFO Controller with Dynamic Flags

Version, STAR, and myDesignWare Subscriptions: IP Directory

## **Low Power FIFO Controller Family Features and Benefits**

### **Revision History**

- RAM bypassing using pre-fetch cache structure
- Single clock cycle execution on all operations
- Low power features and design techniques applied
- Fully registered synchronous address and flag output ports
- Dynamically programmable almost\_full and almost\_empty flags
- Interfaces to common hard macro or compiled ASIC dual-port synchronous RAMs
- Parameterized RAM size
- Parameterized full-related and empty-related flag thresholds per clock domain
- Push error (overflow) and pop error (underflow) flags per clock domain



## **Description**

This FIFO controller solution is fully configurable to accommodate a wide variety of synchronous RAM architectures including flexibility that is built in to alleviate timing issues in both the push\_n and pop\_n interfaces.

Also, this component offers many low-power features that are built in. For example, providing RAM read enabling control, applying RTL implementation techniques conducive to minimizing power, and providing alternative caching architectures.

DW\_lp\_fifoctl\_1c\_df is a single-clock FIFO controller intended to interface with dual-port synchronous RAMs. Word caching (or pre-fetching) is performed to minimize latencies via a RAM by-pass feature which allows for bursting of contiguous words and providing registered data to the external logic. The caching *depth* is configurable from 1 to 3 depending on the synchronous RAM configuration. This component contains complete flexibility in interfacing with multiple configurations of synchronous RAM as described by the following.

Supported synchronous RAM architectures with a synchronous write port and any of the following:

- Non re-timed write port and asynchronous read port
- Re-timed write port and asynchronous read port
- Non re-timed write port and synchronous read port with buffered read address and non-buffered read data

- Non re-timed write port and synchronous read port with non-buffered read address and buffered read data
- Non re-timed write port and synchronous read port with buffered read address and buffered read data
- Re-timed write port and synchronous read port with buffered read address and non-buffered read data
- Re-timed write port and synchronous read port with non-buffered read address and buffered read
  data
- Re-timed write port and synchronous read port with buffered read address and buffered read data

The FIFO controller generates RAM write addressing and write enable logic (push interface), RAM read enable and read addressing (pop\_n interface), and a comprehensive set of status flags (empty, almost\_empty, half\_full, almost\_full, and full) and operation error detection logic.

The FIFO controller provides parameterized data *width*, FIFO *depth* (up to 28 address bits or 268435456 locations), pop data pre-fetching cache depth, almost\_empty and almost\_full levels that are all configurable upon module instantiation.

As an extra level of flexibility, the DW\_lp\_fifoctl\_1c\_df is configurable to allow write path re-timing (push interface) and no pre-fetching cache to model predecessor DesignWare library components.



Unless otherwise stated, the term FIFO means the grouping of the RAM module and prefetching cache.

Table 1-1 Pin Description

| Pin Name     | Width (bits)                           | Direction | Function                                                                                                                                   |
|--------------|----------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------|
| clk          | 1 bit                                  | Input     | Input clock                                                                                                                                |
| rst_n        | 1 bit                                  | Input     | Asynchronous reset (active low)                                                                                                            |
| init_n       | 1 bit                                  | Input     | Synchronous reset (active low)                                                                                                             |
| ae_level     | ceil(log <sub>2</sub> [ram_depth + 1]) | Input     | Almost empty level for the almost_empty output (the number of words in the FIFO at or below which the almost_empty flag is active)         |
| af_level     | ceil(log <sub>2</sub> [ram_depth + 1]) | Input     | Almost full level for the almost_full output (the number of empty memory locations in the FIFO at which the almost_full_s flag is active). |
| level_change | 1 bit                                  | Input     | Enable update of almost_empty and/or almost_full state when ae_level and/or af_level change                                                |
| push_n       | 1 bit                                  | Input     | Push request (active low)                                                                                                                  |
| data_in      | width bits                             | Input     | Input data                                                                                                                                 |
| pop_n        | 1 bit                                  | Input     | Pop request (active low)                                                                                                                   |

Table 1-1 Pin Description (Continued)

| Pin Name     | Width (bits)          | Direction | Function                                         |
|--------------|-----------------------|-----------|--------------------------------------------------|
| rd_data      | width bits            | Input     | Data read from RAM                               |
| ram_we_n     | 1 bit                 | Output    | Write enable to RAM (active low)                 |
| wr_addr      | ceil(log2(ram_size*)) | Output    | Write address to RAM (registered)                |
| wr_data      | width                 | Output    | Data written to RAM                              |
| ram_re_n     | 1 bit                 | Output    | Read enable to RAM (active low)                  |
| rd_addr      | ceil(log2(ram_size*)) | Output    | Read address to RAM (registered)                 |
| data_out     | width                 | Output    | Output data                                      |
| word_cnt     | ceil(log2(depth + 1)) | Output    | FIFO word count                                  |
| empty        | 1 bit                 | Output    | FIFO empty flag                                  |
| almost_empty | 1 bit                 | Output    | Almost empty flag (determined by ae_level input) |
| half_full    | 1 bit                 | Output    | Half full flag                                   |
| almost_full  | 1 bit                 | Output    | Almost full flag (determined by af_level input)  |
| full         | 1 bit                 | Output    | Full flag                                        |
| error        | 1 bit                 | Output    | Error flag (overrun or underrun)                 |



- \* "ram\_size" is not a user parameter but is used here as a reference which is derived from the parameters *depth*, *mem\_mode*, and *arch\_type* as defined in the following:
- If arch\_type = 0, then "ram\_size" = depth
- If arch\_type = 1 or 3 (pre-fetch cache and no input re-timing), see Table 1-2
- If arch\_type = 2 or 4 (pre-fetch cache and input re-timing), see Table 1-3 on page 4

Table 1-2 Calculation of RAM Size for arch\_type = 1 or 3

| ram_size value based on depth and mem_mode        |
|---------------------------------------------------|
| ram_size = depth-1 when mem_mode = 0 <sup>a</sup> |
| ram_size = depth-2 when mem_mode = 1, 2, 4 or 6   |
| ram_size = depth-3 when mem_mode = 3, 5 or 7      |

a. Applicable only for *arch\_type* of 1. An *arch\_type* of 3 is not valid when *mem\_mode* is 0.

If *arch\_type* is 2 or 4 (pre-fetch cache and input re-timing), then:

Table 1-3 Calculation of RAM Size for arch\_type of 2 or 4

| ram_size value based on depth and mem_mode      |
|-------------------------------------------------|
| ram_size = depth-2 when mem_mode = 0a           |
| ram_size = depth-3 when mem_mode = 1, 2, 4 or 6 |
| ram_size = depth-4 when mem_mode = 3, 5 or 7    |

a. Only applicable for *arch\_type* of 2. An *arch\_type* of 4 is not valid when *mem\_mode* is 0.

**Table 1-4** Parameter Descriptions

| Parameter             | Values                             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| width                 | 1 to 4096<br>Default: 8            | Vector width of "data" bus to/from RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| depth                 | 4 to 2 <sup>28</sup><br>Default: 8 | Depth of the FIFO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| mem_mode <sup>a</sup> | 0 or 7<br>Default: 3               | RAM configuration Identifies where and how many re-timing stages needed in RAM which determines pre-fetch cache buffering depth  0: No pre or post retiming  1: RAM data out re-timing  2: RAM read address re-timing  3: RAM data out and read address re-timing  4: RAM write interface re-timing  5: RAM write interface and RAM data out re-timing  6: RAM write interface and read address re-timing  7: RAM write interface, read address, and read address re-timing  For details about mem_mode, see "Detailed Description of mem_mode Setting" on page 6 |

Table 1-4 Parameter Descriptions (Continued)

| Parameter              | Values     | Function                                                                                                                                    |
|------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| arch_type <sup>a</sup> | 0 to 4     | Datapath architecture configuration                                                                                                         |
|                        | Default: 1 | ■ 0: No input re-timing, no pre-fetch cache ( <i>mem_mode</i> must be set to 0 for this setting of <i>arch_type</i> )                       |
|                        |            | ■ 1: No input re-timing, pipeline pre-fetch cache                                                                                           |
|                        |            | ■ 2: Input re-timing, pipeline pre-fetch cache                                                                                              |
|                        |            | 3: No input re-timing, register file pre-fetch cache (only valid when mem_mode ≥ 1)                                                         |
|                        |            | <ul> <li>4: Input re-timing, register file pre-fetch cache (only valid when<br/>mem_mode ≥ 1)</li> </ul>                                    |
|                        |            | For details about <i>arch_type</i> , see "Detailed Description of Parameter arch_type" on page 8                                            |
| af_from_top 0 or 1     | 0 or 1     | Almost full level input (af_level) usage                                                                                                    |
|                        | Default: 1 | ■ 0: The af_level input value represents the minimum number of valid FIFO entries at which the almost_full output starts being asserted.    |
|                        |            | ■ 1: The af_level input value represents the maximum number of unfilled FIFO entries at which the almost_full output starts being asserted. |
|                        |            | For details about <i>af_from_top</i> , see "Detailed Description of Parameter af_from_top" on page 8                                        |
| ram_re_ext             | 0 or 1     | Extend ram_re_n during active read through RAM                                                                                              |
|                        | Default: 0 | ■ 0: Single-pulse of ram_re_n at read event of RAM                                                                                          |
|                        |            | ■ 1: Extend assertion of ram_re_n while active read event traverses through RAM                                                             |
| err_mode               | 0 or 1     | Error reporting                                                                                                                             |
|                        | Default: 0 | 0: Sticky error flag                                                                                                                        |
|                        |            | ■ 1: Dynamic error flag                                                                                                                     |

a. For valid *mem\_mode* and *arch\_type* combinations, see Table 1-7 on page 6.

Table 1-5 Synthesis Implementations

| Implementation Name | Function        | License Required                                |
|---------------------|-----------------|-------------------------------------------------|
| rtl                 | Synthesis model | ■ DesignWare (P-2019.03 and later)              |
|                     |                 | ■ DesignWare-LP <sup>a</sup> (before P-2019.03) |

a. For versions before P-2019.03, you must enable minPower as follows:
 set\_synthetic\_library {dw\_foundation.sldb dw\_minpower.sldb}

The following simulation models are available:

Table 1-6 Simulation Models

| Model                                   | Function                             |
|-----------------------------------------|--------------------------------------|
| DW03.DW_LP_FIFOCTL_1C_DF_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw03/src/DW_lp_fifoctl_1c_df_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_lp_fifoctl_1c_df.v        | Verilog simulation model source code |

# Detailed Description of mem\_mode Setting

To set the *mem\_mode* parameter properly, knowledge of the RAM being used with the DW\_lp\_fifoctl\_1c\_df is needed. The following diagrams show the 8 possible RAM architectures that can interface with DW\_lp\_fifoctl\_1c\_df and the required *mem\_mode* setting for each.

Table 1-7 Legal Settings for the Combination of mem\_mode and arch\_type Values

| mem_mode values | arch_type values | Valid setting? |
|-----------------|------------------|----------------|
| 0               | 0, 1, and 2      | Yes            |
| 1 to 7          | 0                | No             |
| 0               | 3 and 4          | No             |
| 1 to 7          | 1 to 4           | Yes            |

Figure 1-1 mem\_mode Settings based on RAM Architecture















(RAM write interface & read enable/addr re-timing)



(RAM write interface, read enable/addr, & data out re-timing)

## **Detailed Description of Parameter** *arch\_type*

The *arch\_type* parameter is available for selection of which structures will exist, if any, in the data path before and after the RAM. If arch\_type is 0, the DW\_lp\_fifoctl\_1c\_df will route the data path and pop controls directly to and from the RAM. That is, no storage elements will exist in the data path of the DW\_lp\_fifoctl\_1c\_df.

When *arch\_type* is non-zero, the DW\_lp\_fifoctl\_1c\_df contains a pre-fetch cache used as a RAM bypass to minimize latencies. The depth of the pre-fetch cache is dependent on the synchronous RAM configuration (see Table 1-10 on page 13).

When *arch\_type* is 2 or 4, a one stage set of input re-timing registers is placed on data\_in and push\_n. This input re-timing stage enables flexibility for designs with a late-arriving write interface and provides the designer a built-in structure to meet timing constraints.

There are two pre-fetch architectures available to allow the designer to optimize for power consumption considerations; *arch\_type* settings 1 and 2 vs. 3 and 4. If reduction of power consumption is a system guideline, selecting the optimal pre-fetch cache architecture is dependent on the push and pop activity characteristics to the FIFO. More detail is provided in section "Pre-fetch Cache architectures" on page 9. For legal *arch\_type* parameter values in combination with *mem\_mode* values see Table 1-7 on page 6.

## Detailed Description of Parameter af\_from\_top

The <code>af\_from\_top</code> provides the option for how the <code>af\_level</code> input is interpreted and used in determining how the state of the <code>almost\_full</code> output is derived. When <code>af\_from\_top</code> is 1 (default) the DW\_lp\_fifoctl\_1c\_df interprets the <code>af\_level</code> value as the maximum number of empty locations in the FIFO from the top (or full condition) in which the <code>almost\_full</code> flag is set to 1. The <code>af\_level</code> value in this case is subtracted from <code>depth</code> and compared to <code>word\_cnt</code>.

If the desire is not to have a subtraction operator built in to the DW\_lp\_fifoctl\_1c\_df with regard to determining almost\_full and, thus, gaining a area savings, setting af\_from\_top to 0 would be the choice to make. For this setting of af\_from\_top, af\_level is interpreted as the threshold of the word count at which almost\_full is set to 1. Any word count equal to or greater than af\_level would result in almost\_full being a 1, else it would be 0.

Examples of both settings of *af\_from\_top* are shown in the "Timing Waveforms" on page 23, for *af\_from\_top* being 0 refer to Figure 1-7 on page 24, for *af\_from\_top* being 1, refer to Figure 1-8 on page 25.

#### **Architecture**

### **Block Diagram**

Figure 1-2 shows the block diagram for the DW\_lp\_fifoctl\_1c\_df component.

Figure 1-2 DW\_lp\_fifoctl\_1c\_df Basic Block Diagram



#### **Low Power Features**

Emphasis is made on finding solutions that minimize power consumption. Application of component features, RTL implementation techniques, and providing alternative functional architectures are incorporated in this component. The following are items that describe the features implemented in DW\_lp\_fifoctl\_1c\_df that focus on power minimization.

#### **RAM Enable**

A read enable to RAM is provided to allow the RAM to disable read switching activity when no read access is occurring. A complete FIFO solution in applications where popping is not continuous, shutting down the read port of the RAM during idle popping cycles could assist in minimizing power.

## **Coding Style enabling Clock Gating**

Code implementation techniques are applied throughout that enables the power compiling tool to perform clock gate insertion. This approach provides a significant power savings especially as data widths get larger.

#### Pre-fetch Cache architectures

There are two pre-fetch cache architectures which are parameter selectable that allows for power optimization: pipelined and register file types.

The 'pipelined' caching style is effectively a shift register of 1, 2, or 3 stages. Active switching through each stage occurs during shifting initiated by pop requests with pending valid data in either the RAM or cache stages behind the head location. In cases with a wide data bus and cache configurations of 2 or 3 deep, this could represent the majority of the register switching power consumption within the component.

As an alternative architecture for cache depths of 2 or 3, the pre-fetch cache is organized as a 'register file' structure. For the 'register file' cache structure, the shifting between pipelined cache entries is eliminated and replaced with write and read pointer manipulation to access cache elements; a mini-FIFO of sorts.

The two caching architectures are provided to give the designer flexibility in selecting the caching architecture that will yield the lowest total power consumption.

Knowing which pre-fetch cache architecture to choose is highly dependent on factors such as technology, clock rate, data *width*, pre-fetch cache *depth*, and data flow characteristics through the associated FIFO.

With all variables being equal, the advantage that either cache architecture provides in terms of optimal power dissipation is based particularly on the type of data flow through the DW\_lp\_fifoctl\_1c\_df.

Generally, there is no rule of thumb in selecting which cache architecture will render the least power dissipation. This may require the design process to include some experimentation in using both to characterize behavior based on the system parameters.



Keep in mind, choosing which pre-fetch cache architecture is only meaningful in a system when the parameter  $mem\_mode$  is not 0. That is, when the cache depth is 2 or 3, the selection of the cache architecture would become relevant. Cache depth is determined by the  $mem\_mode$  parameter. Cache depth of 2 or 3 means  $mem\_mode$  is non-zero. When  $mem\_mode$  is 0 and  $arch\_type$  is non-zero, cache depth is 1. When cache depth is 1, only the pipeline structure of pre-fetch cache is available. Therefore, when  $mem\_mode$  is 0,  $arch\_type$  of '3' and '4' are considered illegal and errors in functional simulation and synthesis will be reported. Table 1-7 on page 6 depicts legal  $mem\_mode / arch\_type$  combinations.

Consider two data flow behaviors (and the cache architecture) that most likely will yield a better power result. Of course, this assumes that this data flow is to be the predominant characteristic through the DW\_lp\_fifoctl\_1c\_df.

The key factor that determines which cache architecture will provide the least power consumption depends on the behavior of the pop requests (pop\_n). If pop requests are issued in short bursts of 3 or less, the Register File cache will most likely yield the least power consumption versus the Pipeline cache architecture. If, however, pop requests occur in longer contiguous bursts, the Pipeline cache architecture is favorable. The following two cases show the two extremes in data flow behavior in which each cache architecture would be selected, generally, in terms of providing optimal power consumption.

### CASE 1: Push packets and pop alternately with 2 cycles active then 2 cycles inactive

Figure 1-3 Data Flow of Popping Small Bursts



The data flow behavior for Figure 1-3 shows a packet of length *depth* (8 in this case) with words pushed contiguously before pushing halts. The pop activity begins as the FIFO is approximately half full and follows a progression of 2 cycles active and 2 cycles idle. This particular data flow, assuming cache depth is 3, is the best-case behavior that favors the selection of the Register File (RF) cache architecture (*arch\_type* of 3 or 4). Similarly, pop request being active every other cycle for cache depth of 2 (*arch\_type* of 1 or 3) would be best-case data flow behavior geared to selecting the RF cache style.

### **CASE 2: Popping in long contiguous bursts**

Figure 1-4 Data Flow of Popping Continuously



When long bursts of contiguous pop requests are issued, this type of data flow would be conducive to using the PL cache architecture. The power benefits of using the PL cache over the RF cache in this data flow comes from the fact that the front of the cache is continuously being written to and read from. From the PL cache perspective only one stage of the cache is being used at a time and effectively the other stages of the cache are unused during this time. So, the dynamic power of shifting through many stages of the cache does not occur. In the RF cache, however, data is being written to cache just like in the PL cache case, but the write and read addressing logic is always active. This activity of the write and read addressing logic is the extra power consumption that the RF cache architecture has that the PL cache does not. Thus, the PL cache architecture would be optimal, in general, for this type of data flow.

Note that in CASE 1, the write and read address logic is always active. But the difference is that the data flow through the cache caused by the bursting pop requests is such that the cache is full, almost full, or becoming full. Thus, all the cache locations are shifting in or out data on every cycle. Therefore, power consumption of the cache is predominantly the shifting of data and not the writing and reading address logic. Thus, selecting the RF cache, in general, will provide best power results. The difference in favor of the RF cache over the PL cache in this data flow behavior increases as the data widths increase.

### **Memory and FIFO Size Considerations**

Depending on the constraints of the system design, the RAM size and configuration may be fixed or the FIFO depth may be the fixed. In cases where the FIFO depth is fixed and the RAM size is derived, refer to Table 1-8 and Table 1-9 in determining the proper RAM size to use when the *depth* parameter is predetermined.

In the cases where RAM size is fixed, for example, to a 2<sup>n</sup> size, then the parameter *depth* must be determined based on the RAM configuration. The following tables (based on the *arch\_type* setting) indicates the factors involved in calculated *depth* if RAM size is fixed.

If  $arch\_type$  is 0, then depth = RAM size.

If *arch\_type* is 1 or 3 (no input re-timing, pre-fetch cache exists), then:

Table 1-8 Calculation of depth for arch\_type of 1 or 3

| depth value based on RAM Size and mem_mode         |
|----------------------------------------------------|
| depth = RAM size +1 when mem_mode = 0 <sup>a</sup> |
| depth = RAM Size + 2 when mem_mode = 1, 2, 4 or 6  |
| depth = RAM Size + 3 when mem_mode = 3, 5 or 7     |

a. Only applicable for *arch\_type* of 1. An *arch\_type* of 3 is not valid when *mem\_mode* is 0.

If *arch\_type* is 2 or 4 (input re-timing and pre-fetch cache exist), then:

Table 1-9 Calculation of depth for arch\_type of 2 or 4

| depth value based on RAM Size and mem_mode        |
|---------------------------------------------------|
| depth = RAM size +2 when mem_mode = 0a            |
| depth = RAM Size + 3 when mem_mode = 1, 2, 4 or 6 |
| depth = RAM Size + 4 when mem_mode = 3, 5 or 7    |

a. Only applicable for *arch\_type* of 2. *arch\_type* of 4 is not valid when *mem\_mode* is 0.

## **Write Operations**

### Caching (When arch\_type Is Not 0)

The pop interface contains output buffering (pre-fetching cache) with the number of pipeline stages determined by the *mem\_mode* parameter.

When the FIFO is empty, the first word that is pushed goes directly to the pre-fetching cache (bypassing RAM) and is available for reading (popping) in the next clock cycle. All subsequent pushes go directly into the cache until it becomes full. Once the cache is full and another push occurs without a simultaneous pop request, the first RAM location is written. All subsequent pushes will go into the RAM regardless of the cache state until the RAM becomes completely empty. At that time, pushes can begin to fill the cache first prior to any writes into RAM as before. Also, note that a simultaneous push and pop with the cache full and the RAM empty causes push data to bypass the RAM and get loaded into the cache.

The pre-fetching cache can be omitted in certain configurations as needed by the system designer. However, in omitting the pre-fetching cache, there is no guarantee of a registered output from the FIFO.

When the pre-fetching cache is configured to exist, at a minimum, there will always be one buffering stage in the cache which is seen at the pop interface.

Table 1-10 is a list identifying the number of pre-fetching stages of the cache used based on the value of the *mem\_mode* parameter.

Table 1-10 Cache Size When arch\_type is 1 Through 4

| mem_mode Values | Number of Caching Stages |
|-----------------|--------------------------|
| 0 <sup>a</sup>  | 1                        |
| 1, 2, 4, or 6   | 2                        |
| 3, 5, or 7      | 3                        |

a. Exception: arch\_type values of 3 and 4 are not valid when mem\_mode is 0.

## Writing to RAM

The wr\_addr and ram\_we\_n output ports of the FIFO controller provide the write address and synchronous write enable, respectively, to the RAM.

When the condition is met for writing to RAM as described in "Caching (When arch\_type Is Not 0)", a write to RAM is executed when the push\_n input is asserted and either:

- the full flag is inactive, or:
- the full flag is active *and* the pop n is asserted.

Thus, a push can occur even if the FIFO is full as long as the pop is executed in the same cycle.

Asserting push\_n when full is not asserted causes the following to occur when *arch\_type* is 0, 1, or 3, the ram\_we\_n is asserted immediately, preparing for a write to the RAM on the next rising clk, and on the next rising edge of clk, wr\_addr is advanced.

When *arch\_type* is 2 or 4, ram\_we\_n and wr\_addr would be delayed by one clock cycle due the existence of input re-timing registers on the push n and data in.

Thus, the RAM is written and wr\_addr (which always points to the address of the next word to be pushed) is incremented on the same rising edge of clk - the first clock after ram\_we\_n is asserted. This means that push\_n must be asserted early enough to propagate through the FIFO controller to the RAM before the ensuing clock cycle.

In systems where the push\_n and/or associated data\_in are late-arriving, the DW\_lp\_fifoctl\_1c\_df is configurable to add one level of re-timing registers to the both sets of signals to guarantee meeting timing specifications as configured by the *arch\_type* parameter.

#### **Write Errors**

An error occurs if a push operation is attempted while the FIFO is full. That is, the error output goes active if:

- the push\_n input is asserted,
- the pop n input is not asserted, and
- the full flag is active on the rising edge of clk.

When a push error occurs, ram\_we\_n stays inactive (high) and the write address, wr\_addr, does not advance. After a push error, although a data word was lost at the time of the error, the FIFO remains in a valid full state and can continue to operate properly with respect to the data that was contained in the FIFO before the push error occurred.

## **Read Operations**

### Reading from RAM

The read port of the RAM can be asynchronous or synchronous with clock. All read data from RAM is first loaded into the pre-fetching cache when *arch\_type* is not 0. The rd\_addr output port of the DW\_lp\_fifoctl\_1c\_df provides the read address to the RAM. rd\_addr points to (pre-fetches) the next word of RAM read data to be loaded to cache. Reading of RAM is initiated when pop\_n is asserted while the cache contains at least one valid data entry and the RAM is not empty.

Asserting pop\_n while empty is not active causes the internal read pointer to increment on the next rising edge of clk only if the RAM contains at least one valid entry. Therefore, for asynchronous read port memories, the RAM read data must be captured in the cache on the rising edge of clk following the assertion of pop\_n.

For synchronous read port memories, when either rd\_addr or RAM data out (rd\_data) is buffered, data is captured by the cache on the rising edge of clk one cycle after the clk edge that directed the controller to read, or when both rd\_addr and RAM data out are buffered then data is captured by the cache on the rising edge of clk two cycles after the initiating clk edge that directed the controller to read.

If the RAM is empty at the assertion of pop n, the internal read pointer does not advance.

### **Popping from the Cache (Referencing Pipelined Architecture)**

The cache is the data interface of the FIFO (when <code>arch\_type</code> is not 0) and it is made up of pipelined data words based on the <code>mem\_mode</code> parameter as described in Table 1-10 on page 13. When the head of the cache (the <code>data\_out</code> output port) contains a valid entry the FIFO is considered not empty (the <code>empty</code> flag is not asserted), a legal pop of the FIFO is allowed (asserting <code>pop\_n</code>). When <code>empty</code> is not asserted the <code>data\_out</code> contents is the next valid word from the FIFO. The assertion of <code>pop\_n</code> causes the cache pipeline to shift valid data, if any, on the next rising edge of <code>clk</code>. If active RAM data out (<code>rd\_data</code>) is available, <code>rd\_data</code> is loaded into the closest vacated stage to the head of the cache. For example, if only the head stage of the cache contains valid data and <code>rd\_data</code> is valid and <code>pop\_n</code> is asserted, then on the next rising edge of <code>clk</code> the <code>rd\_data</code> is loaded to the head of the cache. This event would keep <code>empty</code> de-asserted and allow for another pop on the next rising edge of <code>clk</code>.

However, if only the head of the cache contains valid data and rd\_data is not valid, push\_n is not asserted, and pop\_n is asserted, then on the next rising edge of clk, the data value at the head of the cache (data\_out) is held, but the empty flag gets asserted and word\_cnt goes to 0. Thus, assertion of the empty flag declares the contents at data\_out irrelevant.

#### **Read Errors**

An error occurs if a pop operation is attempted while the FIFO is empty. That is, the error output goes active if:

- the pop\_n input is active and
- the empty flag is active on the rising edge of clk.

When a pop error occurs, the read address, rd\_addr, does not advance. After a pop error the FIFO is still in a valid empty state and can continue to operate properly.

## **Status Flags and Error Output**

The error outputs and flags are initialized as follows:

- empty and almost empty are initialized to 1
- all other flags and the error output are initialized to 0

The almost\_empty flag is dependent on the input value of ae\_level. Similarly, the almost\_full flag is dependent on the value placed on the input af\_level as depicted in Figure 1-5 on page 16. When ae\_level and af\_level are held fixed during normal operation, the almost\_empty, almost\_full, and the other status flags respond immediately to changes in state on the next rising edge of clock following either a push or pop operation. If, however, the FIFO is in a non-empty state and either or both of the inputs ae\_level and af\_level change, the corresponding state of almost\_empty and almost\_full will not update until either a push or pop request is issued. That is, when ae\_level and/or af\_level input are changed, there could be a moment in time when the almost\_empty and/or almost\_full flags are not accurate when compared to the word count reported. The almost\_empty and/or almost\_full flags will be correct again on the next rising edge of clk after either push\_n or pop\_n (but not both) is asserted. If this behavior is not desired, the level\_change input is provided to enable the updating of the almost\_empty and/or almost\_full flags on the next rising edge of clk following the change of the ae\_level and/or af level inputs while level change is active (1).

This method of updating of status flags only when the word count changes (push without pop or pop without push) is in place to minimize dynamic power in the DW\_lp\_fifoctl\_1c\_df. So, providing the level\_change input enables newly changed ae\_level and af\_level input values to be immediately applied to report accurate status flags without relying on active push or pop requests. However, if this behavior is not critical, tying off the level\_change input to a logic 0 will provide better quality of results in timing critical designs. For example, if system behavior exists where ae\_level and af\_level values are only changed during system reset, then it is recommended that level\_change be tied to logic 0 to provide the best possible opportunity to minimize timing through the component.

Figure 1-5 Status Flag Interpretation



Most status flags have a property which is potentially useful to the designed operation of the FIFO controller. These properties are described in the following explanations of the flag behaviors.

### empty Status Flag

The empty output is active high and registered. empty indicates that the FIFO contains no valid data entries. During the first push the rising edge of clk causes the first word to be written into the pre-fetch cache (or RAM if arch\_type is 0) and empty is driven low. Upon the pop of the last valid data entry (and no simultaneous push request), the empty is driven high on the next rising edge of clk.

### Property of empty

If empty is active then the FIFO is truly empty.

### almost\_empty Status Flag

The almost\_empty output is active high, registered, and indicates that the FIFO is almost empty when there are no more than ae\_level (input port) words currently in the FIFO to be popped.

The ae\_level input defines the almost empty threshold. The almost\_empty output is useful when it is desirable to push data into the FIFO in bursts (without allowing the FIFO to become empty).

### Property of almost\_empty

If almost\_empty is active then the FIFO has at least 'depth - ae\_level' available locations. Therefore such status indicates that the push interface can safely and unconditionally push (depth - ae\_level) words into the FIFO. This property guarantees that such a 'blind push' operation will not overrun the FIFO.

### half\_full Status Flag

The half\_full output is active high, registered, and indicates that the FIFO has at least half of its memory locations occupied.

### Property of half\_full

If half\_full is inactive then the FIFO has at least half of its locations available. Thus such status indicates that the push interface can safely and unconditionally push 'INT(depth/2)' words into the FIFO. This property guarantees that such a 'blind push' operation will not overrun the FIFO.

### almost\_full Status Flag

The almost\_full output active high and registered. Depending on the parameter <code>af\_from\_top</code> setting almost\_full indicates either that the FIFO is almost full when there are no more than <code>af\_level</code> empty locations in the FIFO (<code>af\_from\_top</code> is 1) or when there is at least <code>af\_level</code> used locations in the FIFO (<code>af\_from\_top</code> is 0).

The af\_level input port defines the almost full threshold. The almost\_full output is useful when more than one cycle of advance warning is needed to stop the flow of data into the FIFO before it becomes full (to avoid a FIFO overrun). Also, it allows for a 'blind pop' operation since it guaranteed to have at least af\_level entries exist for the <code>af\_from\_top</code> is 0 case or (<code>depth - af\_level</code>) entries exist for the <code>af\_from\_top</code> is 1 case.

When *af\_from\_top* is set to 1, a subtraction operation is performed using *depth* and af\_level. When *af\_from\_top* is setting to 0, no subtraction is performed using the af\_level input.

### Property of almost\_full

For *af\_from\_top* is 0:

If almost\_full is inactive (low) then the RAM module has at least (depth - af\_level+1) available locations. Thus such status indicates that the push interface can safely and unconditionally push (depth - af\_level+1) words into the FIFO. This property guarantees that such a 'blind push' operation will not overrun the FIFO.

For *af\_from\_top* is 1:

If almost\_full is inactive (low) then the RAM module has at least (af\_level+1) available locations. Thus such status indicates that the push interface can safely and unconditionally push (af\_level+1) words into the FIFO. This property guarantees that such a 'blind push' operation will not overrun the FIFO.

### full Status Flag

The full output is active high, registered, and indicates that the FIFO has valid data entries in every location. During the final push the rising edge of clk causes the last word to be pushed and full is asserted. A pop request when the FIFO is full (and no simultaneous push request) causes the full flag to de-assert on the next rising edge of clk.

### Property of full

If the full output is active, then all available entries in the FIFO (RAM, cache, and input re-timing stage (if configured to exist)) have valid data in them.

#### word\_cnt

The word\_cnt output is registered and represents the number of valid data entries in the FIFO. This count includes the contents in the RAM, pre-fetching cache (if configured into the design), and the input re-timing stage (if configured into the design). Upon detection of separate push and pop events, the word\_cnt gets updated on the next rising edge of clk. Simultaneous push and pop events will not change its value.

The range of word\_cnt is from 0 to depth.

### error Output

The error output can indicate that a push request was issued while the full output was active and no pop request (an overrun error) or that a pop request was issued while the empty output was active (an underrun error).

The *err\_mode* parameter determines whether the error output remains active until reset (persistent) or for only the clock cycle(s) in which the error is detected (dynamic).

When the *err\_mode* parameter is set to 0 at design time, persistent error flags are generated. When the *err\_mode* parameter is set to 1 at design time, dynamic error flags are generated.

When an overrun condition occurs, the write address pointer (wr\_addr) does not advance, and the RAM write enable (ram\_we\_n) is not activated.

Therefore, a push request that would overrun the FIFO is, in effect, rejected, and an error is generated. This guarantees that no data already in the FIFO is destroyed (overwritten). Other than the loss of the data accompanying the rejected push request, FIFO operation can continue without reset.

When an underrun condition occurs, the read address pointer (rd\_addr) does not advance, as there is no data in the FIFO to retrieve.

The FIFO timing is such that the logic controlling the pop\_n input would not see the error until 'nonexistent' data had already been registered by the receiving logic. This is easily avoided if this logic can pay close attention to the empty output and thus avoid an underrun completely.

## Considerations for Setting the mem\_mode Parameter

Depending on the logic being supplied to the RAM that interfaces with the DW\_lp\_fifoctl\_1c\_df and the RAM architecture, the setting of the *mem\_mode* parameter is determined. Refer to Figure 1-6 for the following discussion which assumes a pre-fetch pipelined cache.

Figure 1-6 mem\_mode Settings Based on System Design



If there contains L1 and/or L2 logic clouds or delays that cause either push\_n and/or data\_in, respectively, to be late-arriving, then there potentially would be the need to re-time the writing signals into the RAM as denoted by register A. If register A of the RAM is required in the design, the *mem\_mode* parameter should be set to 4 or greater depending on the existence of registers B and C in the RAM.

Similarly, if there is an L3 logic cloud or delays that cause pop\_n to be late-arriving enough to require a register B in the RAM, then *mem\_mode* should be set to 2, 3, 6, or 7 depending on the existence of registers A and C in the RAM.

If delay is minimal through L1, L2, and L3 which does not require either register A or B in the RAM, then depending on the internal delay of the datapath through the RAM to its output a re-timing register C may or may not be needed. If needed, then the *mem\_mode* must be set to either 1 (register C exists) or 0 (register C does not exist).

Table 1-11 lists the all possible supported RAM architectures and the required *mem\_mode* setting along with the resulting structure of the pre-fetch cache.

Table 1-11 RAM Configuration Determines mem\_mode Setting

| RAM register exists? |     |     |                  |                           |
|----------------------|-----|-----|------------------|---------------------------|
| A                    | В   | С   | mem_mode Setting | Pre-fetch Cache Structure |
| no                   | no  | no  | 0                | register 1                |
| no                   | no  | yes | 1                | registers 1 and 2         |
| no                   | yes | no  | 2                | registers 1 and 2         |

Table 1-11 RAM Configuration Determines mem\_mode Setting (Continued)

| RAM register exists? |     |     |                  |                           |
|----------------------|-----|-----|------------------|---------------------------|
| Α                    | В   | С   | mem_mode Setting | Pre-fetch Cache Structure |
| no                   | yes | yes | 3                | registers 1, 2, and 3     |
| yes                  | no  | no  | 4                | registers 1 and 2         |
| yes                  | no  | yes | 5                | registers 1, 2, and 3     |
| yes                  | yes | no  | 6                | registers 1 and 2         |
| yes                  | yes | yes | 7                | registers 1, 2 and 3      |

#### Reset

### **System Resets (Synchronous and Asynchronous)**

Two system resets are available: rst\_n is asynchronous and init\_n is synchronous.

If both resets are connected to active logic, rst\_n has precedence if both resets are asserted simultaneously. If only one of the resets is active in the system, the other should be tied to the de-asserted state (logic high). For examples of timing waveforms where init\_n and rst\_n are asserted, see Figure 1-12 on page 30 and Figure 1-13 on page 31.

### **Status Flags During Reset Conditions**

Table 1-12 identifies what state each status flag should be set to when in reset.

Table 1-12 Status Flag States During Reset Conditions

| Status Flag  | Value During Reset |
|--------------|--------------------|
| empty        | 1                  |
| almost_empty | 1                  |
| half_full    | 0                  |
| almost_full  | 0                  |
| full         | 0                  |
| word_cnt     | 0                  |
| error        | 0                  |

## Simulation Assertions (SystemVerilog only)

The Verilog simulation model and the Cores IP model incorporate SystemVerilog assertions covering functionality. By default, all the assertions have a reporting severity of 'error' but they can be changed to report as 'warning', 'fatal', or 'not at all' by defining the preprocessing variable named DW\_SVA\_MODE. Not defining DW\_SVA\_MODE behaves as if it were defined as '2' (report as 'error'). So, for example, if the desire is to have all the assertions in this component report with severity of 'warning' do the following:

```
`define DW SVA MODE 1
```

Table 1-13 lists the assertion reporting severity based on the DW\_SVA\_MODE value. It is important to note the value of DW\_SVA\_MODE determines the same reporting severity of all the assertions within this component.

Table 1-13 DW\_SVA\_MODE Settings

| DV_SVA_MODE value     | Assertion Report Severity |
|-----------------------|---------------------------|
| not defined (default) | error                     |
| 0                     | disable reporting         |
| 1                     | warning                   |
| 2                     | error                     |
| 3                     | fatal                     |

The following is a list of key assertions included in this component:

- Word count is within legal range
- Address pointers stay within legal range
- Status flags (full and empty) are in the proper state under system reset conditions
- Full and empty status are in the proper states when not in system reset conditions
- Addresses (and internal pointers) do not change under push and/or pop error cases

Figure 1-2 shows the block diagram of the DW\_lp\_fifoctl\_1c\_df. For reference purposes, a RAM is included in the diagram but does not exist in the DW\_lp\_fifoctl\_1c\_df component.

## **Suppressing Warning Messages During Verilog Simulation**

The Verilog simulation model includes macros that allow you to suppress warning messages during simulation.

To suppress all warning messages for all DWBB components, define the DW\_SUPPRESS\_WARN macro in either of the following ways:

• Specify the Verilog preprocessing macro in Verilog code:

```
`define DW_SUPPRESS_WARN
```

• Or, include a command line option to the simulator, such as:

```
+define+DW SUPPRESS WARN (which is used for the Synopsys VCS simulator)
```

The warning messages for this model include the following:

■ If values other than 1 or 0 are present on a clock port, the following message is displayed:

```
WARNING: <instance_path>.<clock_name>_monitor:
    at time = <timestamp>, Detected unknown value, x, on <clock_name> input.
```

To suppress only this warning message for all DWBB components, use the following macro:

- □ Define the DW\_DISABLE\_CLK\_MONITOR macro. You can define this macro in the following ways:
  - Specify the Verilog preprocessing macro in Verilog code:

```
`define DW DISABLE CLK MONITOR
```

Or, include a command line option to the simulator, such as:

```
+define+DW DISABLE CLK MONITOR (which is used for the Synopsys VCS simulator)
```

This message is also suppressed using the DW\_SUPPRESS\_WARN macro explained earlier.

## **Timing Waveforms**

Figure 1-7 shows the configuration where no pre-fetch cache exists (*arch\_type* is 0). When *arch\_type* is 0, *mem\_mode* must also be 0.

**Configuration**: *width* is 8, *depth* is 8, *mem\_mode* is 0, *arch\_type* is 0, *af\_from\_top* is 0, *ram\_re\_ext* is 1, and *err\_mode* is 0; no pre-fetch cache, no re-timing stages in RAM.

When no pre-fetch caching exists, all writing and reading is directly made to and from the synchronous RAM. In this configuration and example, it is assumed that the synchronous RAM does not contain any retiming stages.

For all valid push requests (ones that don't cause a push error), the push\_n directly drives the ram\_we\_n signal to RAM. Conversely, for all valid pop requests (ones that don't cause a pop error), the pop\_n drives the ram\_re\_n. The wr\_addr and rd\_addr signals connected to the RAM represent the current location of RAM that the write and read operations, respectively, will access. Once a write or read operation completes in the current cycle via the assertion of ram\_we\_n or ram\_re\_n, respectively, these registered addresses get incremented to the next RAM location for writing or reading.

If a push error occurs, when push\_n is 0, full is 1, and pop\_n is 1, no write operation is performed to RAM and the word at data\_in will be lost. This, however, preserves all the previously written data. The same is true if a pop error occurs (pop\_n is 0 and empty is 1). When an invalid pop is requested, no read operation is performed. Thus, in both cases of a push or pop error the wr\_addr and rd\_addr, respectively, will not advance.

This set of waveforms, shows the behavior of the DW\_lp\_fifoctl\_1c\_df when pushing the FIFO from empty to full and popping from full back to empty. After popping to the empty state is completed, another single pop request is issued that causes a pop error (error going to 1). In this case, error stays set to 1 upon the first occurrence of an error since the parameter *err\_mode* is set to 0. Also notice that the rd\_addr did not advance when the pop error occurred.

With regard to the other status flags, the almost\_empty and almost\_full outputs are configured based on the inputs ae\_level and af\_level, respectively. Additionally, for the almost\_full flag, the parameter af\_from\_top determines how the af\_level input value is interpreted.

In this example below, af\_from\_top is 0. This means that whatever value is driven on af\_level will be the threshold at which the almost\_full flag goes to 1. Any word count less than af\_level will result in almost\_full being a 0. In these waveforms af\_level is '5'. So, whenever word\_cnt is 5 or greater, almost\_full is 1.

The almost\_empty flag always uses the same interpretation of its corresponding ae\_level input signal value. Whenever the word count in the FIFO is less than or equal to ae\_level, almost\_empty is 1. In this example below, ae\_level is '4'. So, as long as the word\_cnt is '4' or less, almost\_empty is 1.



Figure 1-7 No Caching and No RAM Re-timing Configuration

Figure 1-8 illustrates continuously pushing of the FIFO until full from the empty state, multiple cycles of simultaneous push and pop requests during full condition, and a push error.

**Configuration**: *width* is 8, *depth* is 9, *mem\_mode* is 3, *arch\_type* is 2, *af\_from\_top* is 1, *ram\_re\_ext* is 1, and *err\_mode* is 1; pre-fetch cache depth of 3, RAM read address and data out re-timing stages.

In this configuration, it is assumed that a synchronous RAM with both read address re-timing and data out re-timing is connected to the DW\_lp\_fifoctl\_1c\_df.

When the FIFO is full and a push request occurs with no simultaneous pop request, the error flag is asserted. The error output in this scenario only occurs for single cycle since the push error only occurred for one cycle and *err\_mode* is 0. If *err\_mode* was 1, the error output would have remained asserted until a system reset is issued.

With *mem\_mode* set to '3' and *arch\_type* set to '2', the DW\_lp\_fifoctl\_1c\_df contains a 3-deep pre-fetch cache and a single input re-timing register stage for push\_n and data\_in before the RAM. Since *mem\_mode* is '3', this implies that the RAM must contain both a read address re-timing stage and RAM data output is synchronous. The resulting RAM size is 5 (*depth* - cache depth - one input re-timing stage).

Since  $ram\_re\_ext$  is set to 1, the ram\\_re\_n signal asserted is extended to track 'active' read operation that makes their way through the re-timing stages of the RAM that eventually become available at rd\_data.

Note that almost\_empty de-asserts when word\_cnt is greater than the value set by ae\_level which is '2'. half\_full asserts when word\_cnt is greater than or equal to '5'. Since *depth* is an odd value, half\_full is determined by word\_cnt greater than or equal to (*depth*+1)/2. The almost\_full signal asserts when word\_cnt is greater than or equal to '7'. This is the case since *af\_from\_top* is 1 when sets the almost\_full threshold to '*depth* - af\_level'. If *af\_from\_top* were set to 0, the setting of af\_level of '2' would cause the almost\_full flag to get asserted when word\_cnt is greater than or equal to '2'.





Figure 1-9 illustrates the condition in which the FIFO is empty and push and pop requests occur simultaneously.

**Configuration**: *width* is 8, *depth* is 8, *mem\_mode* is 0, *arch\_type* is 1, *af\_from\_top* is 1, *ram\_re\_ext* is 1, and *err\_mode* is 0; pre-fetch cache depth of 1, no re-timing stages in RAM.

Again, in this configuration it is assumed that a synchronous RAM with no re-timing stages is connected to the DW\_lp\_fifoctl\_1c\_df and with the DW\_lp\_fifoctl\_1c\_df containing a 1-deep pre-fetch cache.

For this particular sequence, the pop on an empty FIFO causes the error flag to go active. However, the push request is legal which results in the data\_in value of 0xf9 being written into the first (and only) stage of the pre-fetch cache. Therefore, on the next clock cycle following the sampled assertion of pop\_n, the data\_out contains the 0xf9. As a result, the word\_cnt value is updated to 1. Note that the error flag once set to 1 stays asserted even though the 'illegal' pop request occurs for only one clock cycle. This is due to the *err\_mode* setting of 0 which configures the error flag to maintain its asserted state until a system reset is performed.

Since the push request was allowed and <code>data\_in</code> was written into cache, the second <code>pop\_n</code> assertion (immediately following the illegal pop request) is legal and pops the word from the FIFO (or more specifically, from cache). This results in <code>word\_cnt</code> going back to 0 and the FIFO <code>empty</code> status flag going active.

Figure 1-9 Push and Pop on Empty FIFO



Figure 1-10 describes the affects changing 'ae\_level', 'af\_level', and 'level\_change' have on the 'almost empty' and 'almost full' flags.

**Configuration:** *width* is 8, *depth* is 8, *mem\_mode* is 0, *arch\_type* is 1, *af\_from\_top* is 1, *ram\_re\_ext* is 1, and *err\_mode* is 0; pre-fetch cache depth of 1, no re-timing stages in RAM.

Again, in this configuration it is assumed that a synchronous RAM with no re-timing stages is connected to the DW\_lp\_fifoctl\_1c\_df with the DW\_lp\_fifoctl\_1c\_df containing a 1-deep pre-fetch cache.

Initially, the ae\_level setting is '2' and af\_level is '4'. From the FIFO empty state, three active cycles of push\_n result in the FIFO to have three words written into it. This is reflected by word\_cnt settling on '3'. Since ae\_level is '2', the almost\_empty flag stays asserted while word\_cnt is '2' and less. Upon the word cnt going to '3', almost empty de-asserts.

After the three consecutive push requests, the FIFO remains idle until ae\_level changes from '2' to '4'. The change in ae\_level alone does not render a change in the almost\_empty flag as evident in the word\_cnt compared to the ae\_level value not matching the state of the almost\_empty flag in the cycles that follow. If the state of the almost\_empty flag is critical between push and pop operations on a non-empty FIFO, the level\_change input causes the almost\_empty (and almost\_full) flag to get updated on the next clock cycle. This is clearly seen in the waveform below once the level\_change input is sampled to be 'high'. The almost\_empty flag goes to 1 on the following clock cycle to reflect the state brought on by the newly changed value of '4' on the ae\_level input.

Following the pulse of level\_change, a single push request is issued. This adds another word written to the FIFO which increases the word\_cnt to '4'. At this point, half\_full goes to 1 since the FIFO depth is '8' and almost\_full also goes to 1 since word\_cnt is equal to or less than the almost\_full threshold of '4' (depth - af\_level).

Following this push request, the af\_level changes from '4' to '2'. Again, with no push and pop activity the status flags will not update solely on changing af\_level and, most notably, the almost\_full will be out of sync in relation to word\_cnt and the af\_level values. That is, the word\_cnt is '4' but the almost\_full threshold value after af\_level changed to '2' is '6' (depth - af\_level). It is not until the next sampled assertion of level\_change (described above) or a push or pop request that the almost\_full reflects the change in af\_level. In this example, push\_n going to 0 causes word\_cnt to update to '5' and the almost\_full to 0 on the following cycle.

Note that the almost\_full threshold is determined by 'depth - af\_level' because the parameter af\_from\_top is 1.



Figure 1-10 Behavior for almost\_empty and almost\_full

Figure 1-11 on page 29 shows the data path bypass characteristics of the pre-fetch.

**Configuration:** *width* is 8, *depth* is 8, *mem\_mode* is 7, *arch\_type* is 3, *af\_from\_top* is 0, *ram\_re\_ext* is 0, and *err\_mode* is 0; pre-fetch cache depth of 3, RAM write, read address and data out re-timing stages.

This set of waveforms illustrates pushing and popping activity that solely utilizes the pre-fetch cache and not the RAM. Since the pre-fetch cache contains 3 locations for data (3 deep), the first 3 push requests from the FIFO empty state go directly to it. Notice that during these three pushing operations that ram\_we\_n does not get asserted (0) across the clock boundaries.

Once the word\_cnt is '3', simultaneous push and pop requests are issued for 2 consecutive cycles. At this point, all the word transfers are going through the pre-fetch cache and no RAM accesses are initiated as evident by ram\_we\_n and ram\_re\_n remaining at 1.

The final three pop operations (pop\_n at 0) are issued which empties the FIFO.

If the fourth push operation had occurred without a simultaneous pop request, the fourth push would have caused the RAM to get written with <code>data\_in</code> contents. At that point, all the subsequent push operations would go through the RAM and not directly to the pre-fetch cache until the RAM eventually became empty again.

Figure 1-11 Pushing and Popping Through Full Pre-fetch Cache



Figure 1-12 shows the affects of init\_n for the configuration where no pre-fetch cache exists (*arch\_type* is 0). When *arch\_type* is 0, *mem\_mode* must also be 0.

**Configuration:** *width* is 8, *depth* is 8, *mem\_mode* is 0, *arch\_type* is 0, *af\_from\_top* is 0, *ram\_re\_ext* is 1, and *err\_mode* is 0; no pre-fetch cache, no re-timing stages in RAM.

The init\_n is the synchronous reset for DW\_lp\_fifoctl\_1c\_df. Only when init\_n is 0 and captured by the rising edge of clk will the DW\_lp\_fifoctl\_1c\_df sequential elements get initialized; this shown by two assertions of init\_n in Figure 1-12. The occurrence of init\_n going to 0 does not get sampled by the rising edge of clk. Therefore, the sequential elements in the DW\_lp\_fifoctl\_1c\_df are unaffected. However, the second pulse of init\_n spans across the rising edge boundary of clk. This causes all the registers to be initialized to their default values. Most notably, word\_cnt goes to 0, half\_full and almost\_full go to 0, and empty and almost\_empty go to 1.

Figure 1-12 System Reset Using init n



Figure 1-13 shows the affects of rst\_n for the configuration where no pre-fetch cache exists (*arch\_type* is 0). When *arch\_type* is 0, *mem\_mode* must also be 0.

**Configuration:** *width* is 8, *depth* is 8, *mem\_mode* is 0, *arch\_type* is 0, *af\_from\_top* is 0, *ram\_re\_ext* is 1, and *err\_mode* is 0; no pre-fetch cache, no re-timing stages in RAM.

The rst\_n is the asynchronous reset for DW\_lp\_fifoctl\_1c\_df. Whenever rst\_n goes to 0 the DW\_lp\_fifoctl\_1c\_df sequential elements get initialized. From the waveforms below, as soon as the rst\_n goes to 0 all the registers to be initialized to their default values. Most notably, word\_cnt goes to 0, half\_full and almost\_full go to 0, and empty and almost\_empty go to 1.

Figure 1-13 System Reset Using rst n



# **Related Topics**

- Memory FIFO Overview
- DesignWare Building Blocks User Guide

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW Foundation comp.all;
entity DW lp fifoctl 1c df inst is
      generic (
        inst width : POSITIVE := 8;
        inst depth : POSITIVE := 8;
        inst mem mode : NATURAL := 3;
        inst_arch_type : NATURAL := 1;
        inst af from top : NATURAL := 1;
        inst ram re ext : NATURAL := 0;
        inst err mode : NATURAL := 0
        );
      port (
        inst clk: in std logic;
        inst rst n : in std logic;
        inst init n : in std logic;
        inst ae level : in std logic vector(3 downto 0);
        inst af level : in std logic vector(3 downto 0);
        inst level change : in std logic;
        inst push n : in std logic;
        inst data in : in std logic vector(inst width-1 downto 0);
        inst pop n : in std logic;
        inst rd data : in std logic vector(inst width-1 downto 0);
        ram we n inst : out std logic;
        wr addr inst : out std logic vector(2 downto 0);
        wr data inst : out std logic vector(inst width-1 downto 0);
        ram re n inst : out std logic;
        rd addr inst : out std logic vector(2 downto 0);
        data out inst : out std logic vector(inst width-1 downto 0);
        word cnt inst : out std logic vector(3 downto 0);
        empty inst : out std logic;
        almost empty inst : out std logic;
        half full inst : out std logic;
        almost full inst : out std logic;
        full_inst : out std_logic;
        error inst : out std logic
        );
    end DW lp fifoctl 1c df inst;
architecture inst of DW lp fifoctl 1c df inst is
begin
    -- Instance of DW lp fifoctl 1c df
    U1 : DW lp fifoctl 1c df
```

```
generic map ( width => inst width,
                      depth => inst depth,
                      mem mode => inst mem mode,
                      arch type => inst arch type,
                      af from top => inst af from top,
                      ram re ext => inst ram re ext,
                      err_mode => inst err mode
    port map ( clk => inst clk,
                   rst n => inst rst n,
                   init n => inst init n,
                   ae level => inst ae level,
                   af level => inst_af_level,
                   level change => inst level change,
                   push n => inst push n,
                   data in => inst data in,
                   pop n => inst pop n,
                   rd data => inst rd data,
                   ram we n \Rightarrow ram we n inst,
                   wr addr => wr addr inst,
                   wr data => wr data inst,
                   ram re n => ram re n inst,
                   rd addr => rd addr inst,
                   data out => data out inst,
                   word cnt => word cnt inst,
                   empty => empty_inst,
                   almost empty => almost empty inst,
                   half full => half full inst,
                   almost full => almost full inst,
                   full => full inst,
                   error => error inst
                 );
end inst;
-- Configuration for use with a VHDL simulator
-- pragma translate off
library DW03;
configuration DW lp fifoctl 1c df inst cfg inst of DW lp fifoctl 1c df inst is
  for inst
  end for; -- inst
end DW lp fifoctl 1c df inst cfg inst;
-- pragma translate on
```

## **HDL Usage Through Component Instantiation - Verilog**

```
module DW lp fifoctl 1c df inst ( inst clk, inst rst n, inst init n,
           inst ae level, inst af level, inst level change, inst push n,
           inst data in, inst pop n, inst rd data, ram we n inst,
           wr addr inst, wr data inst, ram re n inst, rd addr inst,
           data out inst, word cnt inst, empty inst, almost empty inst,
            half full inst, almost full inst, full inst, error inst
parameter width
                       = 8;
parameter depth
                       = 8;
parameter mem mode
                       = 3;
parameter arch type
                       = 1;
parameter af from top = 1;
parameter ram_re_ext = 0;
parameter err mode
`define cnt width 4 // log2(depth+1)
`define addr width 3 // log2(ram depth), ram depth = 5
input
                                  inst clk;
input
                                  inst rst n;
input
                                  inst init n;
input
       [`cnt width-1:0]
                                  inst ae level;
input
       [`cnt_width-1:0]
                                  inst af level;
input
                                  inst level change;
input
                                  inst push n;
input
       [width-1:0]
                                  inst data in;
input
                                  inst pop n;
input
       [width-1:0]
                                  inst rd data;
output
                                  ram we n inst;
output [`addr width-1:0]
                                  wr addr inst;
output [width-1:0]
                                  wr data inst;
                                  ram re n inst;
output
output [`addr width-1:0]
                                  rd addr inst;
output [width-1:0]
                                  data out inst;
output [`cnt_width-1:0]
                                  word cnt inst;
                                  empty inst;
output
                                  almost empty inst;
output
                                  half full inst;
output
output
                                  almost full inst;
                                  full inst;
output
                                  error inst;
output
```

```
DW lp fifoctl_1c_df #(width, depth, mem_mode, arch_type, af_from_top, ram_re_ext,
err mode) U1 (
            .clk(inst clk),
            .rst n(inst rst n),
            .init n(inst init n),
            .ae level(inst ae level),
            .af level(inst af level),
            .level change (inst level change),
            .push n(inst push n),
            .data in(inst data in),
            .pop n(inst pop n),
            .rd data(inst rd data),
            .ram we n(ram we n inst),
            .wr addr(wr addr inst),
            .wr data(wr data inst),
            .ram re n(ram re n inst),
            .rd addr (rd addr inst),
            .data out (data out inst),
            .word cnt (word cnt inst),
            .empty(empty_inst),
            .almost empty(almost empty inst),
            .half full(half full inst),
            .almost_full(almost_full_inst),
            .full(full inst),
            .error(error_inst)
            );
```

endmodule

# **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                                                                                                             |
|--------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2020    | DWBB_201912.5 | <ul> <li>Adjusted content and title of "Suppressing Warning Messages During<br/>Verilog Simulation" on page 22 and added the DW_SUPPRESS_WARN<br/>macro</li> </ul>  |
| October 2019 | DWBB_201903.5 | ■ Added the "Disabling Clock Monitor Messages" section                                                                                                              |
| March 2019   | DWBB_201903.0 | <ul> <li>Clarified some information about minPower in Table 1-5 on page 5</li> <li>Added this Revision History table and the document links on this page</li> </ul> |

# **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com