



# DW\_lp\_multifunc

### Low Power Fixed-Point Multi-Function Unit

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

### **Revision History**

- Parameterized precision of operands and number of functions to be implemented.
- It implements any combination of the following functions:

$$\frac{1}{x}, \frac{1}{\sqrt{x}}, \sqrt{x}, \sin(\pi x), \cos(\pi x), \log_2(x), 2^x$$



- One function is computed at a time
- All functions produce monotonic results (depends on input range--see Table 1-9 on page 5)
- Shared polynomial approximation unit provides a solution with reduced area.



You must use VCS to simulate the DW\_lp\_multifunc component. Non-VCS simulators are not supported.

## **Description**

DW\_lp\_multifunc is a fixed point multi-function unit that implements any combination of seven functions: reciprocal, square root, reciprocal square root, sine, cosine, base-2 logarithm and base-2 exponential. The particular set of functions to be implemented is determined with the *func\_select* parameter as a one-hot value. The *op\_width* parameter determines the bit-width of input and output values. At any given time the unit computes one function in the set defined by input func. An incorrect input value at port func is signaled by output status.

Table 1-1 Pin Descriptions

| Pin Name | Width               | Direction | Function                  |
|----------|---------------------|-----------|---------------------------|
| а        | (op_width + 1) bits | Input     | Input data                |
| func     | 16 bit              | Input     | Function selection        |
| Z        | (op_width + 2) bits | Output    | Output data               |
| status   | 1 bit               | Output    | Flag of invalid operation |

**Table 1-2** Parameter Description

| Parameter   | Values                   | Description                                                                                          |
|-------------|--------------------------|------------------------------------------------------------------------------------------------------|
| op_width    | 3 to 24<br>Default: 24   | Word length of input and output                                                                      |
| func_select | 1 to 127<br>Default: 127 | Determines the functions to be implemented among the supported functions (one bit for each function) |

Table 1-3 Synthesis Implementations

| Implementation Name | Implementation            | License Feature Required                                                                                   |
|---------------------|---------------------------|------------------------------------------------------------------------------------------------------------|
| rtl                 | Low Power Synthesis model | <ul> <li>DesignWare (P-2019.03 and later)</li> <li>DesignWare-LP<sup>a</sup> (before P-2019.03)</li> </ul> |

a. For versions before P-2019.03, you must enable minPower as follows:  $\verb|set_synthetic_library| \{ dw_foundation.sldb | dw_minpower.sldb \}|$ 

Table 1-4 Simulation Models

| Model                        | Function                                                                                                                                            |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| dw/sim_ver/DW_lp_multifunc.v | Verilog simulation model <sup>a</sup> source code You must use VCS to simulate the DW_lp_multifunc component. Non-VCS simulators are not supported. |

a. To use this simulation model, the '+v2k' options needs to be used on the VCS command line.

## Parameter func\_select and Input func

The *func\_select* is a parameter used for the selection of the set of functions to be implemented. The valid range of the *func\_select* parameter and the func input signal is from 1 to 127.

Table 1-5 func\_select Parameter Implementation (design) and func Function Selection (use)

| func_select Bit | Function Description                 | func 16-bit select value |
|-----------------|--------------------------------------|--------------------------|
| 2 <sup>0</sup>  | reciprocal, 1/a                      | 0000_0000_0000_0001      |
| 2 <sup>1</sup>  | square root of a                     | 0000_0000_0000_0010      |
| 2 <sup>2</sup>  | reciprocal square root of a          | 0000_0000_0000_0100      |
| 2 <sup>3</sup>  | sine, $sin(\pi a)$                   | 0000_0000_0000_1000      |
| 2 <sup>4</sup>  | cosine, $cos(\pi a)$                 | 0000_0000_0001_0000      |
| 2 <sup>5</sup>  | base-2 logarithm, log <sub>2</sub> a | 0000_0000_0010_0000      |
| 2 <sup>6</sup>  | base-2 exponential, 2 <sup>a</sup>   | 0000_0000_0100_0000      |

Table 1-5 func\_select Parameter Implementation (design) and func Function Selection (use) (Continued)

| func_select Bit | Function Description                                            | func 16-bit select value    |  |
|-----------------|-----------------------------------------------------------------|-----------------------------|--|
|                 | (2 <sup>7 -</sup> 2 <sup>15</sup> ) reserved for future support | reserved for future support |  |

For example, if only a reciprocal function is required, func\_select needs to be 1 (16'h0001).

If reciprocal, reciprocal square root and base-2 logarithm functions are needed, *func\_select* should be 37 (16'h0025).

If all seven functions are implemented, *func\_select* is 127 (16'h007f).

During operation, the input port func specifies the single function that is to be computed at that time. The func port is a 16-bit input port and it receives a one-hot encoded value. The valid one-hot codes for func are defined in Table 1-5 on page 2. If func receives a code for a function was not implemented by the *func\_select* parameter, the status flag is set. If func does not receive a valid one-hot encoded value, the status flag is set. However, if only one function was implemented (*func\_select* took value of either 1, 2, 4, 8, 16, 32 or 64), DW\_lp\_multifunc becomes independent of the input func, and the status flag is not set.

## Input and Output Ranges of Functions

Valid input ranges of the seven functions are described in Table 1-6. If the input value is out of range, it turns the status flag on indicating an incorrect output value.

Table 1-6 Input and Output Ranges

| func_select Bit | Function Description                 | Input Range  | Output Range     |
|-----------------|--------------------------------------|--------------|------------------|
| 20              | reciprocal, 1/a                      | 1 ≤ a < 2    | $0.5 < z \le 1$  |
| 21              | square root of a                     | 0.25 ≤ a < 1 | $0.5 \leq z < 1$ |
| 2 <sup>2</sup>  | reciprocal square root of a          | 0.25 ≤ a < 1 | 1 < z ⊴ 2        |
| 2 <sup>3</sup>  | sine, sin(πa)                        | 0 ≤ a < 2    | -1 ≤ z ≤ 1       |
| 2 <sup>4</sup>  | cosine, cos(πa)                      | 0 ≤ a < 2    | -1 ≤ z ≤ 1       |
| 2 <sup>5</sup>  | base-2 logarithm, log <sub>2</sub> a | 1 ≤ a < 2    | 0 ≤ z < 1        |
| 2 <sup>6</sup>  | base-2 exponential, 2 <sup>a</sup>   | 0 ≤ a < 1    | 1 ≤ z < 2        |

## **Input and Output Format of Functions**

Because valid input and output ranges are different among the seven functions, the number formats for the input and output ports vary. Therefore, the input format is one bit wider than  $op\_width$  and the output format is two bits wider. The input format consists of one-bit integer part and  $op\_width$ -bit fractional part. The output format has a two-bit integer part and  $op\_width$ -bit fractional part. For example, Table 1-7 shows the input and output formats with  $op\_width$  = 24. For sine and cosine functions, the output value is represented in two's complement to express signed numbers.

Table 1-7 Input and Output Ranges

| func_select    | Function Description                 | Input Format                                                      | Output Format                                                                     |
|----------------|--------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| 2 <sup>0</sup> | reciprocal, 1/a                      | 1.a <sub>23</sub> a <sub>22</sub> a <sub>1</sub> 0                | 0 z <sub>24</sub> .z <sub>23</sub> z <sub>22</sub> z <sub>1</sub> z <sub>0</sub>  |
| 2 <sup>1</sup> | square root of a                     | 0.a <sub>23</sub> a <sub>22</sub> a <sub>1</sub> a <sub>0</sub>   | 00.1 z <sub>22</sub> z <sub>1</sub> z <sub>0</sub>                                |
| 2 <sup>2</sup> | reciprocal square root of a          | 0.a <sub>23</sub> a <sub>22</sub> a <sub>1</sub> a <sub>0</sub>   | z <sub>25</sub> z <sub>24</sub> .z <sub>23</sub> z <sub>22</sub> z <sub>1</sub> 0 |
| 2 <sup>3</sup> | sine, sin(πa)                        | a <sub>24</sub> .a <sub>23</sub> a <sub>22</sub> a <sub>1</sub> 0 | z <sub>25</sub> z <sub>24</sub> .z <sub>23</sub> z <sub>22</sub> z <sub>1</sub> 0 |
| 2 <sup>4</sup> | cosine, $cos(\pi a)$                 | a <sub>24</sub> .a <sub>23</sub> a <sub>22</sub> a <sub>1</sub> 0 | z <sub>25</sub> z <sub>24</sub> .z <sub>23</sub> z <sub>22</sub> z <sub>1</sub> 0 |
| 2 <sup>5</sup> | base-2 logarithm, log <sub>2</sub> a | 1.a <sub>23</sub> a <sub>22</sub> a <sub>1</sub> 0                | 00.z <sub>23</sub> z <sub>22</sub> z <sub>1</sub> z <sub>0</sub>                  |
| 2 <sup>6</sup> | base-2 exponential, 2 <sup>a</sup>   | 0.a <sub>23</sub> a <sub>22</sub> a <sub>1</sub> a <sub>0</sub>   | 01.z <sub>23</sub> z <sub>22</sub> z <sub>1</sub> 0                               |

### **Calculation Examples**

Table 1-8 shows the examples of the calculation results with  $op\_width = 8$  and  $func\_select = 127$ . Numbers for input and output in Table 1-8 are binary numbers.

Table 1-8 Calculation Examples (op\_width = 8, func\_select = 127)

| func     | Expression                          | Input       | Output       |
|----------|-------------------------------------|-------------|--------------|
| 16'h0001 | 1/1.0111111 = 0.10101011            | 1_0111_1110 | 00_1010_1011 |
| 16'h0002 | SQRT(0.11011101) = 0.11101101       | 0_1101_1101 | 00_1110_1101 |
| 16'h0004 | 1/SQRT(0.11011101) = 1.0100011      | 0_1001_1101 | 01_0100_0110 |
| 16'h0008 | $sin(1.1101011\pi) = -0.0111111$    | 1_1101_0110 | 11_1000_0010 |
| 16'h0010 | $cos(1.1101011\pi) = 0.1101111$     | 1_1101_0110 | 00_1101_1110 |
| 16'h0020 | $\log_2(1.1000101) = 0.100111111$   | 1_1000_1010 | 00_1001_1111 |
| 16'h0040 | 2 <sup>0.11100111</sup> = 1.1101111 | 1_1100_1110 | 01_1101_1110 |

## **Error Range and Monotonicity**

The calculated output value of all functions guarantees 1-ulp error range. Each function has a different ulp position depending on the valid input range. The reciprocal, sine, cosine and base-2 logarithm functions have the input range larger than 1, and the ulp position has weight  $2^{-(op\_width-1)}$ . The ulp position of square root, inverse square root and base-2 exponential has weight  $2^{-op\_width}$ .

The DW\_lp\_multifunc component produces monotonic results. The input ranges under which monotonic results are produced are shown in Table 1-9.

Table 1-9 Input Range for Monotonic Results

|                      | 1/x | sqrt(x)                       | 1/sqrt(x) | sin(x)         | cos(x) | log2(x) | exp2(x)                       |
|----------------------|-----|-------------------------------|-----------|----------------|--------|---------|-------------------------------|
| op_width Input Range |     | All values of <i>op_width</i> |           | op_width <= 17 | • —    |         | All values of <i>op_width</i> |

## Verilog Description Example

If all functions except sine and cosine functions are implemented with *func\_select* = 103 (7'b1100111) and the output needs to produce the result of the "square root" operation, the Verilog expressions needs to be described as follows.

```
DW_lp_multifunc #(8, 103) U1 (
    .a(9'b011011101),
    .func(16'h0002),
    .z(z),
    .status(status)
);
```

In this case, z becomes 10'b0011101101, as shown in Table 1-8 on page 4, and status becomes 0. However, if the above module tries to calculate the sine function with func = 16'h0008, it signals the status flag, meaning that it is an invalid operation because DW\_lp\_multifunc does not have the netlist for the sine function with  $func\_select = 103$  (7'b1100111).

## Single Function Implementation from DW\_lp\_multifunc

By selecting the func\_select parameter to choose a single function, DW\_lp\_multifunc generates the netlist for the single function that has the similar functionality with single-function DW components, for example, DW\_sqrt, DW\_invsqrt, DW\_sincos, DW\_log2 and DW\_exp2. The difference between the DW\_lp\_multifunc and these single-function components is the value of 1 ulp, due to the different implementation of polynomial approximation, but all evaluated results keep the error bound less than 1 ulp. Performance and area of the synthesis results are different depending on the synthesis constraints, library cells, and synthesis environments, for example. Therefore, by comparing performance and area between the single-function implementation and the DW\_lp\_multifunc in single-function mode, the DW\_lp\_multifunc provides more choices for the better synthesis results.

The following examples generate single functions.

#### Fixed-point Reciprocal (U1)

### Fixed-point square root (U2)

Results will be same as DW\_sqrt except 1 ulp value.

#### Fixed-point reciprocal square root (U3)

Results will be same as DW\_invsqrt except 1 ulp value.

#### Fixed-point sine and cosine (U4)

Results will be same as DW\_sincos except 1 ulp value. Input func must be one of two values: 16'h0008 for sine and 16'h0010 for cosine evaluation.

#### Fixed-point base-2 logarithm (U5)

Results will be same as DW\_log2 except 1 ulp value.

### Fixed-point base-2 exponential (U6)

Results will be same as DW\_exp2 except 1 ulp value.

## **Related Topics**

- Math Arithmetic Overview
- DesignWare Building Blocks User Guide

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW Foundation comp arith.all;
entity DW lp multifunc inst is
      generic (
        inst op width : POSITIVE := 24;
        inst func select : POSITIVE := 127
        );
      port (
        inst a : in std logic vector(inst op width downto 0);
        inst func : in std logic vector(15 downto 0);
        z_inst : out std logic vector(inst op width+1 downto 0);
        status inst : out std logic
        );
    end DW_lp multifunc_inst;
architecture inst of DW lp multifunc inst is
begin
    -- Instance of DW lp multifunc
    U1 : DW lp multifunc
    generic map (
          op width => inst op width,
          func select => inst func select
    port map (
          a => inst a,
          func => inst func,
          z \Rightarrow z inst,
          status => status inst
          );
end inst;
```

## **HDL Usage Through Component Instantiation - Verilog**

endmodule

## **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                                           |  |
|--------------|---------------|---------------------------------------------------------------------------------------------------|--|
| January 2020 | DWBB_201912.1 | ■ Corrected port names to be lowercase in Table 1-1 on page 1, examples, and format presentations |  |
| March 2019   | DWBB_201903.0 | ■ Clarified some information about minPower in Table 1-3 on page 2                                |  |
| July 2018    | DWBB_201806.1 | ■ For STAR 9001366625, added a note about simulator support on page 1 and in Table 1-4 on page 2  |  |
|              |               | ■ Added this Revision History table and the document links on this page                           |  |

## **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com