



# DW\_lp\_pipe\_mgr

# Low Power Pipeline Manager

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

## **Revision History**

- Saves power by only enabling stages as needed
- Parameter controlled pipeline stages
- Flow control to interface directly to FIFO
- Flow control interfaces to another managed pipe
- Bubble removal extends depth of subsequent FIFO by pipe depth
- Parameter sized identifier tracks data operations



## **Description**

The DW\_lp\_pipe\_mgr manages the enabling of register stages of a pipeline based on launch requests that track the progress of a pipelined operation. Enabling stages of the pipeline only when they need to be clocked reduces dynamic power and is further enhanced through clock gate insertion (which requires the Power Compiler product). Launch requests can be accompanied by a launch ID which can be used as a tag to identify operation results as the pass out of the pipe. A census output monitors the number of operations in the pipe.

Table 1-1 Pin Description

| Pin Name    | Width         | Direction | Function                                                                          |
|-------------|---------------|-----------|-----------------------------------------------------------------------------------|
| clk         | 1 bit         | Input     | Input clock source                                                                |
| rst_n       | 1 bit         | Input     | Asynchronous reset (active low)                                                   |
| init_n      | 1 bit         | Input     | Synchronous reset (active low)                                                    |
| launch      | 1 bit         | Input     | Active high control input to launch data into pipe                                |
| launch_id   | id_width bits | Input     | ID tag for data being launched (optional)                                         |
| pipe_full   | 1 bit         | Output    | Status flag indicating no available slot in pipe                                  |
| pipe_ovf    | 1 bit         | Output    | Error flag indicating pipe overflow (data lost)                                   |
| pipe_en_bus | stages        | Output    | Bus of register enables (one per pipe stage)                                      |
| accept_n    | 1 bit         | Input     | Active low flow control input for data out of the pipe (interface to output FIFO) |
| arrive      | 1 bit         | Output    | New data available status output                                                  |
| arrive_id   | id_width bits | Output    | ID tag for data arriving at pipe output (optional)                                |

#### Table 1-1 Pin Description (Continued)

| Pin Name    | Width                 | Direction | Function                                                             |
|-------------|-----------------------|-----------|----------------------------------------------------------------------|
| push_out_n  | 1 bit                 | Output    | Active low output used to interface with output FIFO (optional)      |
| pipe_census | ceil(log2(stages + 1) | Output    | Output bus indicating the number of operations currently in the pipe |

#### **Table 1-2** Parameter Description

| Parameter | Values                  | Description                            |
|-----------|-------------------------|----------------------------------------|
| stages    | 1 to 1023<br>Default: 2 | Number of logic stages in the pipeline |
| id_width  | 1 to 1024<br>Default: 2 | Width of launch_id and arrive_id       |

#### Table 1-3 Synthesis Implementations

| Implementation Name | Implementation  | License Feature Required                                                                                   |
|---------------------|-----------------|------------------------------------------------------------------------------------------------------------|
| rtl                 | Synthesis model | <ul> <li>DesignWare (P-2019.03 and later)</li> <li>DesignWare-LP<sup>a</sup> (before P-2019.03)</li> </ul> |

a. For Design Compiler versions before P-2019.03, see "Enabling minPower" on page 9.

#### Table 1-4 Simulation Models

| Model                              | Function                             |
|------------------------------------|--------------------------------------|
| DW03.DW_LP_PIPE_MGR_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw03/src/DW_lp_pipe_mgr_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_lp_pipe_mgr.v        | Verilog simulation model source code |

## **Block Diagram**

Figure 1-1 DW\_lp\_pipe\_mgr Basic Block Diagram



## **Functional Description**

## **Pipelining**

The DW\_lp\_pipe\_mgr is configurable embedded pipeline register levels. Setting the value for the parameter stages determines the number of pipeline register level(s) that are controlled. Therefore, depending on the parameter number of stages, the number of clock cycles for "in1" and "in2" to propagate to "output" varies.

This DW\_lp\_pipe\_mgr is designed to make it easy to pipeline your logic using the register retiming features of Design Compiler (DC). It also contains parameter controlled input and output registers which will stay in place at their respective block boundary - they are not allowed to be moved by DC register retiming features. The input and output registers are not available when using DC versions earlier than A-2007.12.

The parameter stages refers to the number of logic stages desired after register retiming is performed. The number of register levels is not necessarily the same as the number of logic stages. If either an input register or output register is specified, the number of register levels is the same as the number of logic stages.

#### **Pipeline Control and Power Savings**

The DW\_lp\_pipe\_mgr pipeline manager provides pipeline control logic (see Figure 1-1 on page 3) that monitors the activity. In cases where there is inactivity on a particular register level of the pipeline, the pipeline control disables those levels to promote power savings. Furthermore, if using the Synopsys Power Compiler tool, the presence of the pipeline control and its wiring to the pipeline register levels provides an opportunity for increased power reduction in the form of clock gating.

Along with the potential power savings that the pipeline control provides, it can be utilized to improve performance in cases where intermittent launch operations are present and there contains first-in first-out (FIFO) structures upstream and downstream of the pipelined logic. The handshake is made between the DW\_lp\_pipe\_mgr and the external FIFOs via the accept\_n and pipe\_full ports. Effectively, the DW\_lp\_pipe\_mgr can be considered part of the external FIFO structures. The performance gain comes when inactive (bubbles) stages are detected. These pipeline 'bubbles' are removed to produce a contiguous set of active pipeline stages. The result is empty pipeline slots at the head of (or entering) the DW\_lp\_piped\_mult pipeline for new operations to be launched. Advancing the shifting of operations through the pipeline when a valid "output" is available (arrive = 1) is controlled by the accept\_n input. When the pipeline is full of active entries, the pipe\_full signal is 1. To disable this feature in cases where no external FIFOs are present, set the accept\_n input to 0 which will effectively eliminate any flow control. At the same time, the pipe\_full output would always be 0.

To assist in tracking of "launched" operands, the pipeline control logic provides interface ports called launch\_id and arrive\_id. The launch\_id input is assigned a value during an active launch operation. Given that launch\_id values are unique in successive launch operations, the "output" can be distinguished from one another with the assertion of arrive and the associated arrive\_id. The arrive\_id is the launch\_id from the originating launch that produced the valid "output."

#### No Pipeline Register Levels Specified

In cases where no pipelining is required through the pipelined logic (*stages* = 1), the pipeline control flow control handshaking/status signals still remain active and meaningful with one exception. The pipe\_census output, which is intended to count the number of active pipeline register levels, becomes irrelevant and is fixed to 0.

## **Timing Waveforms**

Figure 1-2 shows the DW\_lp\_pipe\_mgr accepting (accept\_n = 0) until empty (stages = 7).

Figure 1-2 Accept until empty



Figure 1-3 shows launch and accept\_n changing simultaneously (*stages* = 7).

Figure 1-3 launch and accept\_n Change Simultaneously



Figure 1-4 shows launch to pipe\_full and then overflow (*stages* = 7).

Figure 1-4 Launch to Full, then Overflow



Figure 1-5 shows asynchronous reset (rst\_n) behavior of DW\_lp\_pipe\_mgr (stages = 7).

Figure 1-5 Asynchronous reset behavior (rst\_n asserted)



Figure 1-6 show synchronous reset (init\_n) behavior of DW\_lp\_pipe\_mgr (*stages* = 7).

Figure 1-6 Synchronous Reset Behavior (init n Asserted)



# **Enabling minPower**

In Design Compiler (version P-2019.03 and later) and Fusion Compiler, you can instantiate this component and use all its features without special settings.

For versions of Design Compiler before P-2019.03, enable minPower as follows:

```
set synthetic_library {dw_foundation.sldb dw_minpower.sldb}
set link_library {* $target_library $synthetic_library}
```

## **Related Topics**

DesignWare Building Blocks User Guide

## **HDL Usage Through Component Instantiation - VHDL**

```
This example uses an instance of DW lp pipe mgr along with an instance
   of DW pl req to pipeline an unsigned multiplication operation.
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use IEEE.numeric std.all;
use DWARE.DW Foundation comp.all;
use DWARE.DWpackages.all;
entity DW lp pipe mgr inst is
      generic (
        inst a width : POSITIVE := 8;
        inst b width : POSITIVE := 8;
        inst id width : POSITIVE := 8;
        inst stages : POSITIVE := 4
        );
      port (
        inst clk: in std logic;
        inst rst n : in std logic;
        -- upstream (input) status
        pipe full inst : out std logic;
        pipe ovf inst : out std logic;
        -- upstream (input) interface
        -- (request, ID & data)
        inst launch : in std logic;
        inst launch id : in std logic vector(inst id width-1 downto 0);
        inst a : in std logic vector(inst a width-1 downto 0);
        inst b : in std logic vector(inst b width-1 downto 0);
        -- downstream (output) interface
        -- (output indication, ID * data)
        arrive inst : out std logic;
        arrive id inst : out std logic vector(inst id width-1 downto 0);
        product inst : out std logic vector(inst a width+inst b width-1 downto 0);
        -- downstream (output) FIFO flow control
        inst accept n : in std logic;
        push out n inst : out std logic;
        -- pipe content status
        pipe census inst : out std logic vector(bit width(inst stages+1)-1 downto 0)
        );
```

```
end DW lp pipe mgr_inst;
architecture inst of DW_lp_pipe_mgr_inst is
-- Embedded script causes registers to be balanced
-- synopsys dc script begin
-- set optimize registers "true"
-- synopsys dc script end
-- the UNSIGNED product
signal prod int : UNSIGNED(inst a width+inst b width-1 downto 0);
-- copy of product that has been cast to std logic vector type
signal a times b : std logic vector(inst a width+inst b width-1 downto 0);
-- DW lp pipe mgr will conrtol register enables to pipe
-- via a bus of enables (one per register stage)
signal local enables : std logic vector(inst stages-1 downto 0);
signal tie high : std logic;
begin
    tie high <= '1';
    -- operation to be pipelined is just "a * b"
    prod int <= UNSIGNED(inst a) * UNSIGNED(inst b);</pre>
    a times b <= STD LOGIC VECTOR (prod int);
    -- Instance of DW lp pipe mgr
    U1 : DW lp pipe mgr
    generic map (
          stages => inst stages,
          id width => inst id width
    port map (
          clk => inst clk,
          rst n => inst rst n,
          init n => tie high,
          launch => inst launch,
          launch id => inst launch id,
          pipe full => pipe full inst,
```

```
pipe ovf => pipe ovf inst,
          pipe en bus => local enables,
          accept n => inst accept n,
          arrive => arrive inst,
          arrive id => arrive id inst,
          push out n => push out n inst,
          pipe census => pipe census inst
          );
    -- An instance of DW pl reg is used to get the data registers
    -- in the pipe (initially stacked all at the output - but DC
    -- will balance them) Note that DW pl reg will ungroup itself
    -- automatically so that its registers will be free to be
    -- balanced into the datapath logic.
    U2 : DW pl_reg
    generic map (
          width => inst a width+inst b width,
          in reg \Rightarrow 0,
          stages => inst_stages,
          out reg => 1,
          rst mode => 0
          )
    port map (
          clk => inst_clk,
          rst_n => inst_rst_n,
          enable => local enables,
          data in => a times b,
          data_out => product_inst
end inst;
```

## **HDL Usage Through Component Instantiation - Verilog**

```
//
//
   This example uses an instance of DW lp pipe mgr along with an instance
   of DW pl req to pipeline an unsigned multiplication operation.
//
module DW lp pipe mgr inst( inst clk, inst rst n,
         pipe full inst, pipe ovf inst,// upstream (input) status
         inst launch, inst launch id,// upstream (input) interface
         inst a, inst b, // (request, ID & data)
         arrive inst, arrive id inst,// downstream (outptu) interface
                       // (output indication, ID & data)
         product inst,
         inst accept n, push out n inst,// downstream (output) FIFO flow control
         pipe census inst // pipe content status
// Embedded script causes registers to be balanced
//
// synopsys dc script begin
// set optimize registers "true"
// synopsys dc script end
         );
parameter inst a width = 8;
parameter inst b width = 8;
parameter inst id width = 3;
parameter inst stages = 4;
// For this application, the census bus will need to be
// wide enough to carry a value equal to 'inst stages'
// So, define it to be ceil(log2(inst stages+1))
`define census width 3
`define prod width (inst a width+inst b width)
input
                       inst clk;
input
                       inst rst n;
                       pipe full inst;
output
```

```
output
                           pipe_ovf_inst;
input
                           inst launch;
input [inst id width-1 : 0] inst launch id;
input [inst a width-1 : 0] inst a;
input [inst b width-1 : 0] inst b;
output arrive inst;
output [inst id width-1 : 0] arrive id inst;
output [`prod width-1 : 0] product inst;
input inst_accept_n;
output push out n inst;
output [(`census width)-1: 0] pipe census inst;
wire ['prod width-1: 0] a times b;
// DW lp pipe mgr will control register enables to pipe
wire [inst_stages-1 : 0] local_enables;
    // operation to be pipelined is just "a * b"
    assign a times b = inst a * inst b;
    // Instance of DW lp pipe mgr
   DW lp pipe mgr #(inst stages, inst id width) U1 (
                .clk(inst clk),
                .rst n(inst rst n),
                .init n(1'b1),
                .launch(inst launch),
                .launch_id(inst_launch_id),
                .pipe full (pipe full inst),
                .pipe ovf(pipe ovf inst),
                .pipe en bus(local enables),
                .accept n(inst accept n),
                .arrive(arrive inst),
                .arrive id(arrive id inst),
                .push out n(push out n inst),
                .pipe census (pipe census inst) );
    // An instance of DW pl reg is used to get the data registers
    // in the pipe (initially stacked all at the output - but DC
    // will balance them) Note that DW pl reg will ungroup itself
```

## **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date       | Release       | Updates                                                                 |  |
|------------|---------------|-------------------------------------------------------------------------|--|
| March 2019 | DWBB_201903.0 | ■ Updated licensing requirements in Table 1-3 on page 2                 |  |
|            |               | ■ Added "Enabling minPower" on page 9                                   |  |
|            |               | ■ Added this Revision History table and the document links on this page |  |

## **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com