



# DW\_lp\_piped\_prod\_sum

# Low Power Pipelined Sum of Products

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

- Built-in pipelining and power management
- Automatically enables Design Compiler to retime registers
- Operand isolation capability on a and b inputs
- Parameterized operand widths
- Parameterized pipeline stages
- Launch identifier tracking propagation
- Operand Isolation capability on a and b

# **Revision History**



## **Description**

DW\_lp\_piped\_prod\_sum performs a pipelined summation of a set of products (a(i)  $\times$  b(i)) with the added benefit of power savings. Pipeline control is integrated and applied to pipelined register levels (when configured in) to minimize power consumption. Pipeline register re-timing is automatically enabled for balancing between logic stages.

Table 1-1 Pin Descriptions

| Pin Name  | Width               | Direction | Function                                                                       |
|-----------|---------------------|-----------|--------------------------------------------------------------------------------|
| clk       | 1 bit               | Input     | Input clock                                                                    |
| rst_n     | 1 bit               | Input     | Asynchronous or synchronous reset depending on rst_mode parameter (active low) |
| а         | a_width bits        | Input     | Concatenated multiplier                                                        |
| b         | <i>b_width</i> bits | Input     | Concatenated multiplicand                                                      |
| sum       | sum_width bits      | Output    | Sum of products                                                                |
| launch    | 1 bit               | Input     | Control to begin a new multiply operation                                      |
| launch_id | id_width bits       | Input     | Identifier for the corresponding asserted launch                               |
| pipe_full | 1 bit               | Output    | Upstream notification that pipeline is full                                    |
| pipe_ovf  | 1 bit               | Output    | Status Flag indicating pipe overflow                                           |
| accept_n  | 1 bit               | Input     | sum result accepted from downstream logic (active low)                         |
| arrive    | 1 bit               | Output    | sum result is valid                                                            |

Table 1-1 Pin Descriptions (Continued)

| Pin Name    | Width         | Direction | Function                                                                                                                                                                                                     |
|-------------|---------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| arrive_id   | id_width bits | Output    | launch_id from the originating launch that produced the sum result                                                                                                                                           |
| push_out_n  | 1 bit         | Output    | Push performed to downstream FIFO element (active low)                                                                                                                                                       |
| pipe_census | M bits        | Output    | Number of pipeline register levels currently occupied  Note: The value of M is equal to the larger of '1' or  ceil(log2(in_reg+stages+out_reg))  Example: if in_reg = 1, stages = 2, out_reg = 1, then M = 2 |

**Table 1-2** Parameter Description

| Parameter  | Values                  | Description                                                               |
|------------|-------------------------|---------------------------------------------------------------------------|
| a_width    | ≥ 1<br>Default: 8       | Word length of a                                                          |
| b_width    | ≥ 1<br>Default: 8       | Word length of b                                                          |
| num_inputs | ≥ 1<br>Default: 2       | Number of inputs                                                          |
| sum_width  | ≥ 1<br>Default: 17      | Word width of sum                                                         |
| id_width   | 1 to 1024<br>Default: 8 | Width of launch_id                                                        |
| in_reg     | 0 or 1<br>Default: 0    | Input register control  0 = No input register  1 = Include input register |
| stages     | 1 to 1022<br>Default: 4 | Number of pipeline stages                                                 |
| out_reg    | 0 or 1<br>Default: 0    | Output register control  Output register  I = Include output register     |
| tc_mode    | 0 or 1<br>Default: 0    | Two's complement control  0 = Unsigned  1 = Signed                        |
| rst_mode   | 0 to 1<br>Default: 0    | Reset mode  0 = Asynchronous reset  1 = Synchronous reset                 |

Table 1-2 Parameter Description (Continued)

| Parameter   | Values               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| op_iso_mode | 0 to 4<br>Default: 0 | Operand isolation mode (controls datapath gating for minPower flow) Allows you to set the style of minPower datapath gating for this module  0 = Use the DW_lp_op_iso_mode <sup>a</sup> synthesis variable  1 = 'none'  2 = 'and'  3 = 'or'  4 = Preferred gating style: 'and'  Datapath gating is inserted only when there are no input registers on the operands at the component boundary. When inserted, datapath gating circuits are placed immediately after the input ports of the component (see Figure 1-2 on page 5). |

a. The DW\_lp\_op\_iso\_mode synthesis variable is available only in Design Compiler.

DW\_lp\_op\_iso\_mode sets a global style of datapath gating. To use the global style, set op\_iso\_mode to '0', Note that If the op\_iso\_mode parameter is set to '0' and DW\_lp\_op\_iso\_mode is either not set or set to 0', then no datapath gating is inserted for this component.

Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required                        |
|---------------------|-----------------|-------------------------------------------------|
| rtl                 | Synthesis model | ■ DesignWare (P-2019.03 and later)              |
|                     |                 | ■ DesignWare-LP <sup>a</sup> (before P-2019.03) |

a. For Design Compiler versions before P-2019.03, see "Enabling minPower" on page 14.

Table 1-4 Simulation Models

| Model                                    | Function                             |
|------------------------------------------|--------------------------------------|
| DW03.DW_LP_PIPED_PROD_SUM_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw03/src/DW_lp_piped_prod_sum_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_lp_piped_prod_sum.v        | Verilog simulation model source code |

#### **Block Diagram**

Figure 1-1 shows the block diagram of the DW\_lp\_piped\_prod\_sum component:

Figure 1-1 DW\_lp\_piped\_prod\_sum Basic Block Diagram



Figure 1-2 shows where datapath gating is inserted when the *op\_iso\_mode* parameter enables it.

Figure 1-2 Location of Datapath Gating (If Inserted)



### **Functional Description**

The equation for 'sum' is:

$$sum(k-1:0) = \sum_{j=0}^{N-1} a[(j+1) \times m-1:j \times m] \times b[(j+1) \times n-1:j \times n]$$

where:

m = a width

 $n = b_width$ 

 $N = num\_inputs$ 

 $k = sum\_width$ 

The set of coefficients to be multiplied and summed must be concatenated into two vectors, each with a width of  $num\_inputs \times a\_width$  and  $num\_inputs \times b\_width$ . These two vectors are connected to the a and b pins.

Internally, DW\_lp\_piped\_prod\_sum disassembles the individual words from a and b and then performs the sum of products. The  $tc\_mode$  parameter determines whether the input and output data is interpreted as unsigned numbers ( $tc\_mode = 0$ ) or signed ( $tc\_mode = 1$ ).

Figure 1-3 Functional Operation



#### **Pipelining**

The DW\_lp\_piped\_prod\_sum is configurable embed pipeline register levels. Setting the value for the parameters *in\_reg*, *stages*, and *out\_reg* (see Table 1-5 below) determines the number of pipeline register levels that are inserted. Therefore, depending on the parameter *in\_reg*, *stages*, and *out\_reg* settings, the number of clock cycles for the sum result to propagate varies.

This DW\_lp\_piped\_prod\_sum is designed to make it easy to pipeline the multiplier using the register retiming features of Design Compiler (DC). It also contains parameter controlled input and output registers which will stay in place at their respective block boundary - they are not allowed to be moved by DC register retiming features. The input and output registers are not available when using DC versions earlier than A-2007.12.

The parameter *stages* refers to the number of logic stages desired after register retiming is performed. The number of register levels is not necessarily the same as the number of logic stages. If no input or output registers are used ( $in\_reg = 0$  or  $out\_reg = 0$ ), then there is one fewer register level than logic stages. If either an input register or output register is specified, then the number of register levels is the same as the number of logic stages. If both input and output registers are specified, then the number of register levels is the number of logic stages + 1. This is described in Table 1-5. The number of pipeline register levels that can be retimed is always stages - 1.

Table 1-5 Number of Pipeline Register Levels

| in_reg | out_reg | Number of Pipeline Register Levels |
|--------|---------|------------------------------------|
| 0      | 0       | stages - 1                         |
| 0      | 1       | stages                             |
| 1      | 0       | stages                             |
| 1      | 1       | stages + 1                         |

#### **Pipeline Control and Power Savings**

Running in parallel to the pipeline register levels is pipeline control logic (as seen in Figure 1-1 on page 4) that monitors the activity. In cases where there is inactivity on a particular register level of the pipeline, the pipeline control disables those levels to promote power savings. Furthermore, if using the Synopsys Power Compiler tool, the presence of the pipeline control and its wiring to the pipeline register levels provides an opportunity for increased power reduction in the form of clock gating.

Along with the potential power savings that the pipeline control provides, it can be utilized to improve performance in cases where intermittent launch operations are present and there contains first-in first-out (FIFO) structures upstream and downstream of the DW\_lp\_piped\_prod\_sum. The handshake is made between the DW\_lp\_piped\_prod\_sum and the external FIFOs via the accept\_n and pipe\_full ports. Effectively, the DW\_lp\_piped\_prod\_sum can be considered part of the external FIFO structures. The performance gain comes when inactive (bubbles) stages are detected. These pipeline 'bubbles' are removed to produce a contiguous set of active pipeline stages. The result is empty pipeline slots at the head of (or entering) the DW\_lp\_piped\_prod\_sum pipeline for new operations to be launched. Advancing the shifting of operations through the pipeline when a valid product result is available (arrive = 1) is controlled by the accept\_n input. When the multiplier pipeline is full of active entries, the pipe\_full output is 1. To disable this feature in cases where no external FIFOs are present, set the accept\_n input to 0 which will effectively eliminate any flow control. At the same time, the pipe\_full output would always be 0.

To assist in tracking of launched operands, the pipeline control logic provides interface ports called <code>launch\_id</code> and <code>arrive\_id</code>. The <code>launch\_id</code> input is assigned a value during an active launch operation. Given that <code>launch\_id</code> values are unique in successive launch operations, the product results can be distinguished from one another with the assertion of <code>arrive</code> and the associated <code>arrive\_id</code>. The <code>arrive\_id</code> is the <code>launch\_id</code> from the originating <code>launch</code> that produced the valid product result.

#### No Pipeline Register Levels Specified

In cases where no pipelining is required through the DW\_lp\_piped\_prod\_sum ( $in\_reg = 0$ , stages = 1, and  $out\_reg = 0$ ), the pipeline control flow control handshaking/status signals still remain active and meaningful with one exception. The pipe\_census, which is intended to count the number of active pipeline register levels, becomes irrelevant and is fixed to 0. For timing waveforms, wee Figure 1-7 on page 11.

Also, under this configuration simulation models will not drive X's on sum output when arrive (and launch) are not asserted. Note in this configuration, arrive = launch. So, only when launch and arrive are asserted is meaningful sum results driven.

## **Timing Waveforms**

Figure 1-4 shows a case where there are two pipeline register levels since *in\_reg* is = 0, *stages* = 2, and *out\_reg* = 1. Launching is performed while accept\_n is de-asserted causing the pipeline to fill up. This is indicated by pipe\_full going to 1 while accept\_n is 1. The pipe\_census [1:0] value is 2 which indicates that all the pipeline register levels contain active results. Notice that the first sum[8:0] result of -32 is available as indicated by arrive being 1. Also, the identification tracking from the launch\_id[3:0] of 1 is seen upon arrival with the matching value on arrive\_id[3:0].

At the point that the pipeline is full, accept\_n is asserted (0) to begin emptying the pipeline. Note that pipe\_full de-asserts when accept\_n is asserted, but the pipe\_census [1:0] value still indicates 2 the next clock cycle since a launch coincided with the asserted accept\_n. Once the launching activity ceases, the continued assertion of accept\_n drains the pipeline of active sum[15:0] results with pipe\_census[1:0] eventually going to 0. The DW\_lp\_piped\_prod\_sum is configured to operate in two's complement (tc\_mode = 1).

**NOTE:** sum [8:0] is displayed in signed decimal format, but a [7:0] and b [7:0] are displayed in hexadecimal format.

Figure 1-4 Launching Until Full, Accepting Until Empty



Figure 1-5 shows a case where launch is asserted every other clock cycle while accept\_n is always asserted (0). There are 4 pipeline register levels. So, the first sum result of '-12' (arrive\_id[2:0] of 1) arrives after the fourth rising-edge of clk from the first asserted launch with accompanying launch\_id[2:0] of 1. Any values of a [7:0] and b [7:0] are ignored when launch is 0.

The DW\_lp\_piped\_prod\_sum is configured to operate in unsigned mode (*tc\_mode* = 1).

NOTE: sum[8:0] is displayed in signed decimal format, but a [7:0] and b [7:0] are displayed in hexadecimal format.

Figure 1-5 Launch Every Other Cycle with Asserted accept\_n



The DW\_lp\_piped\_prod\_sum is configured to operate in unsigned mode (*tc\_mode=0*).

**NOTE:** sum[13:0] is displayed in unsigned decimal format, but a [23:0] and b [11:0] are displayed in hexadecimal format.

Figure 1-6 depicts a pipeline overflow condition. This is the same configuration as shown in Figure 1-5 on page 9. The pipe\_ovf output is registered and gets asserted following the rising-edge of clk when the pipeline is full (pipe\_full is 1), launch is asserted (1), and accept\_n is not asserted (1). In this situation, the launched operation is ignored and the pipeline contents are preserved.

Figure 1-6 Pipeline Overflow



Figure 1-7 depicts a scenario when there is no pipelining configured into the DW\_lp\_piped\_prod\_sum which is defined when  $in\_reg = 0$ , stages = 1, and  $out\_reg = 0$ . Thus, the product result is a pure combinational logic path from a [7:0] and b [7:0]. The flow control/status outputs arrive, arrive\_id[7:0], pipe\_full, pipe\_ovf, push\_out\_n still have meaning. However, the output pipe\_census has no meaning since no pipeline register levels exist. Hence, pipe\_census will always be driven to 0.

Notice that when launch is asserted and accept\_n is not, the register output pipe\_ovf goes to 1. This is due to the fact that when accept\_n is 1, it implies that the downstream device cannot accept any more results. Thus, a launch under this condition will result in overrun and the subsequent product result is lost.

The DW\_lp\_piped\_prod\_sum is configured to operate in unsigned mode (*tc\_mode* = 0).

**NOTE**: sum [13:0] is displayed in unsigned decimal format, but a [23:0] and b [11:0] are displayed in hexadecimal format.

Figure 1-7 No Pipeline Specified (in\_reg = 0, stages = 1, out\_reg = 0, tc\_mode = 0)



Figure 1-8 shows the affects that the assertion of rst\_n while configured for asynchronous resetting  $(rst\_mode = 0)$ .

Figure 1-8 Asynchronous Reset Behavior (*rst\_mode* = 0)



Figure 1-9 shows the affects of asserting rst\_n while configured for synchronous resetting (rst\_mode = 1). Only when a 0 state of rst\_n is sampled by the rising-edge of clk does the clearing of register elements occur.

Figure 1-9 Synchronous Reset Behavior (rst\_mode = 1)



#### **Enabling minPower**

In Design Compiler (version P-2019.03 and later) and Fusion Compiler, you can instantiate this component and use all its features without special settings.

For versions of Design Compiler before P-2019.03, enable minPower as follows:

```
set synthetic_library {dw_foundation.sldb dw_minpower.sldb}
set link_library {* $target_library $synthetic_library}
```

### **Related Topics**

- Math Arithmetic Overview
- DesignWare Building Blocks User Guide

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW Foundation comp.all;
entity DW lp piped prod sum inst is
      generic (
        inst a width : POSITIVE := 8;
        inst b width : POSITIVE := 8;
            inst num inputs : POSITIVE := 2;
            inst sum width : POSITIVE := 17;
        inst id width : POSITIVE := 16;
        inst in reg : NATURAL := 0;
        inst stages : POSITIVE := 3;
        inst out req : NATURAL := 0;
        inst tc mode : NATURAL := 0;
        inst rst mode : NATURAL := 0;
        inst op iso mode : NATURAL := 0
        );
      port (
        inst clk: in std logic;
        inst rst n : in std logic;
        inst a : in std logic vector((inst a width*inst num inputs)-1 downto 0);
        inst b : in std logic vector((inst b width*inst num inputs)-1 downto 0);
        sum inst : out std logic vector(inst sum width-1 downto 0);
        inst launch : in std logic;
        inst launch id : in std logic vector(inst id width-1 downto 0);
        pipe full inst : out std logic;
        pipe ovf inst : out std logic;
        inst accept n : in std logic;
        arrive inst : out std logic;
        arrive id inst : out std logic vector(inst id width-1 downto 0);
        push_out_n_inst : out std logic;
        pipe_census_inst : out std_logic_vector(1 downto 0)
        );
    end DW_lp_piped_prod_sum_inst;
architecture inst of DW lp piped prod sum inst is
begin
    -- Instance of DW lp piped prod sum
    U1 : DW lp piped prod sum
    generic map (a width => inst a width,
                   b width => inst b width,
                       num inputs => inst num inputs,
```

```
sum width => inst sum width,
                   id width => inst id width,
                   in req => inst in req,
                   stages => inst stages,
                   out reg => inst out reg,
                   tc mode => inst tc mode,
                   rst mode => inst rst mode,
                   op iso mode => inst op iso mode )
    port map ( clk => inst clk,
                   rst n => inst rst n,
                   a => inst a,
                   b => inst_b,
                   sum => sum inst,
                   launch => inst launch,
                   launch id => inst launch id,
                   pipe full => pipe full inst,
                   pipe ovf => pipe ovf inst,
                   accept n => inst accept n,
                   arrive => arrive inst,
                   arrive id => arrive id inst,
                   push out n => push out n inst,
                   pipe_census => pipe_census inst );
end inst;
-- Configuration for use with a VHDL simulator
-- pragma translate_off
library DW03;
configuration DW lp piped prod sum inst cfg inst of DW lp piped prod sum inst is
  for inst
 end for; -- inst
end DW lp piped prod sum inst cfg inst;
-- pragma translate_on
```

### **HDL Usage Through Component Instantiation - Verilog**

```
module DW lp piped prod sum inst (inst clk, inst rst n, inst a, inst b, sum inst,
inst launch, inst launch id,
          inst accept n, arrive inst, arrive id inst, pipe full inst,
          pipe ovf inst, push out n inst, pipe census inst );
parameter a width = 8;
parameter b width = 8;
parameter num inputs = 2;
parameter sum width = 17;
parameter id width = 8;
parameter in reg = 0;
parameter stages = 3;
parameter out reg = 0;
parameter tc mode = 0;
parameter rst mode = 0;
parameter op iso mode = 0;
define census width 2 // ceil(log2(max(1, in reg+(stages-1)+out reg)+1))
input inst clk;
input inst rst n;
input [(a width*num inputs)-1:0] inst a;
input [(b_width*num_inputs)-1:0] inst b;
output [sum width-1:0] sum inst;
input inst launch;
input [id width-1: 0] inst launch id;
input inst accept n;
output arrive inst;
output [id width-1: 0] arrive id inst;
output pipe full inst;
output pipe ovf inst;
output push out n inst;
output [`census width-1 : 0] pipe_census_inst;
    // Instance of DW lp piped prod sum
    DW lp piped prod sum #(a width, b width, num inputs, sum width, id width, in reg,
stages, out_reg, tc_mode, rst_mode, op iso mode)
      U1 ( .clk(inst clk),
               .rst n(inst rst n),
               .a(inst a),
               .b(inst b),
               .sum(sum inst),
               .launch(inst launch),
               .launch id(inst launch id),
               .accept n(inst accept n),
               .arrive(arrive inst),
```

```
.arrive_id(arrive_id_inst),
.pipe_full(pipe_full_inst),
.pipe_ovf(pipe_ovf_inst),
.push_out_n(push_out_n_inst),
.pipe_census(pipe_census_inst));
```

endmodule

# **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date       | Release       | Updates                                                                 |
|------------|---------------|-------------------------------------------------------------------------|
| July 2023  | DWBB_202212.5 | ■ Updated version and date                                              |
| March 2019 | DWBB_201903.0 | ■ Clarified the op_iso_mode parameter in Table 1-2 on page 2            |
|            |               | ■ Clarified licensing requirements in Table 1-3 on page 3               |
|            |               | ■ Added Figure 1-2 on page 5 to clarify datapath gating                 |
|            |               | ■ Added "Enabling minPower" on page 14                                  |
|            |               | ■ Added this Revision History table and the document links on this page |

# **Copyright Notice and Proprietary Information**

© 2023 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com