



# DW\_minmax

#### Minimum/Maximum Value

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

- Parameterized number of inputs
- Parameterized word length
- Unsigned and signed (two's complement) data operation
- Dynamically selectable mode (minimum or maximum)
- Additional output gives an index of the minimum or maximum input
- Inferable using a function call

# a value tc min\_max index

**Revision History** 

# Description

DW\_minmax determines the minimum or maximum value of multiple inputs. The  $num\_inputs$  input operands of width length must be concatenated into a single input vector (a) of  $num\_inputs \times width$  length. The value output is the minimum of all inputs if  $min\_max=0$ , and the maximum if  $min\_max=1$ . The inputs and the value output are interpreted as unsigned numbers if tc=0, and as signed numbers if tc=1.

Table 1-1 Pin Description

| Pin Name | Width                                    | Direction | Function                                                    |
|----------|------------------------------------------|-----------|-------------------------------------------------------------|
| а        | num_inputs × width bits                  | Input     | Concatenated input data                                     |
| tc       | 1 bit                                    | Input     | Two's complement control                                    |
| min_max  | 1 bit                                    | Input     | Minimum/maximum control ■ 0 = Minimum (a) ■ 1 = Maximum (a) |
| value    | width bits                               | Output    | Minimum/maximum value                                       |
| index    | ceil(log <sub>2</sub> [num_inputs]) bits | Output    | Index of minimum/maximum input                              |

Table 1-2 Parameter Description

| Parameter  | Values            | Description       |
|------------|-------------------|-------------------|
| width      | ≥ 1               | Input word length |
| num_inputs | ≥ 2<br>Default: 2 | Number of inputs  |

Table 1-3 Synthesis Implementations<sup>a</sup>

| Implementation Name | Function                                    | License Feature Required |
|---------------------|---------------------------------------------|--------------------------|
| cla                 | Carry-lookahead tree synthesis model        | DesignWare               |
| clas                | Carry-lookahead/select tree synthesis model | DesignWare               |

a. During synthesis, Synopsys synthesis tools select the appropriate architecture for your constraints. Alternatively, you may use the set\_implementation command to choose one specific implementation from those listed in this table. For details, see the documentation for your Synopsys synthesis tool.

Table 1-4 Simulation Models

| Model                         | Function                             |
|-------------------------------|--------------------------------------|
| DW01.DW_minmax_cfg_sim        | Design unit name for VHDL simulation |
| dw/dw01/src/DW_minmax_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_minmax.v        | Verilog simulation model source code |

**Table 1-5** Functional Description

| min_max | а                           | value                      |
|---------|-----------------------------|----------------------------|
| 0       | an & & a1 & a0 <sup>a</sup> | min (a <i>n</i> ,, a1, a0) |
| 1       | an & & a1 & a0              | max (a <i>n</i> ,, a1, a0) |

a. "&" denotes concatenation in VHDL (Verilog: "{an, ..., a1, a0}")

The index output gives the index of the minimum or maximum input as a binary coded number. Therefore, the right-most input within the concatenated input vector has index 0, and the left-most input has index  $num\_inputs - 1$ . If multiple inputs are equal and minimum, the lowest of the indices is given; if multiple inputs are equal and maximum, the highest of the indices is given.

Figure 1-1 Functional Operation



# **Related Topics**

- Math Arithmetic Overview
- DesignWare Building Block IP User Guide

# **HDL Usage Through Function Inferencing - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use IEEE.std logic arith.all;
use DWARE.DW Foundation arith.all;
-- example: functional inference of 4-input minimum/maximum component
entity DW minmax func is
  generic ( wordlength : natural := 8);
 port (a0, a1, a2, a3 : in std logic vector (wordlength-1 downto 0);
                         : in std logic;
         max
                        : in std logic;
         val
                         : out std logic vector(wordlength-1 downto 0) );
end DW minmax func;
architecture func of DW minmax func is
begin
  -- function calls for unsigned/signed minimum/maximum
  -- inputs are concatenated into the first function call operand "a"
  -- the second function call operand is "num inputs"
  process (a0, a1, a2, a3, max, tc)
 begin
    if max = '0' then
      if tc = '0' then
        val <= std_logic_vector(DWF_min(unsigned(a3 & a2 & a1 & a0), 4));</pre>
        val <= std logic vector(DWF min(signed(a3 & a2 & a1 & a0), 4));</pre>
    else
      if tc = '0' then
        val <= std logic vector(DWF max(unsigned(a3 & a2 & a1 & a0), 4));
        val <= std logic vector(DWF max(signed(a3 & a2 & a1 & a0), 4));</pre>
      end if;
    end if;
  end process;
end func;
```

#### **HDL Usage Through Function Inferencing - Verilog**

```
// example: functional inference of 4-input minimum/maximum component
module DW minmax func (a0, a1, a2, a3, tc, max, val);
 parameter wordlength = 8;
        [wordlength-1 : 0] a0, a1, a2, a3;
  input
  input tc, max;
 output [wordlength-1:0] val;
  // pass "width" and "num inputs" parameters to the inference functions
 parameter width = wordlength;
 parameter num inputs = 4;
  // Please add search_path = search_path + {synopsys_root + "/dw/sim_ver"}
  // to your .synopsys dc.setup file (for synthesis) and add
  // +incdir+$SYNOPSYS/dw/sim ver+ to your verilog simulator command line
  // (for simulation).
  `include "DW minmax function.inc"
  // function calls for unsigned/signed minimum/maximum
  // inputs are concatenated into the function call operand
  assign val =
    (\max == 1'b0) ? ((tc == 1'b0) ? DWF min uns({a3, a2, a1, a0}) :
                                    DWF min tc ({a3, a2, a1, a0})) :
                    ((tc == 1'b0) ? DWF max uns({a3, a2, a1, a0}) :
                                    DWF max tc ({a3, a2, a1, a0}));
endmodule
```

# **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW Foundation comp arith.all;
-- example: instantiation of 4-input minimum/maximum component
entity DW minmax inst is
  generic ( wordlength : natural := 8);
  port (a0, a1, a2, a3 : in std logic vector(wordlength-1 downto 0);
                        : in std logic;
         max
                        : in std logic;
         val
                        : out std_logic_vector(wordlength-1 downto 0);
         idx
                        : out std logic vector(1 downto 0));
end DW minmax inst;
architecture inst of DW minmax inst is
  signal a : std logic vector(4*wordlength-1 downto 0);
begin
  -- concatenation of inputs
  a <= a3 & a2 & a1 & a0;
  -- instantiation of DW minmax
 U1 : DW minmax
    generic map (width => wordlength, num inputs => 4)
    port map (a => a, tc => tc, min_max => max, value => val, index => idx);
end inst;
-- pragma translate off
configuration DW minmax inst cfg inst of DW minmax inst is
  for inst
  end for;
end DW minmax inst cfg inst;
-- pragma translate on
```

### **HDL Usage Through Component Instantiation - Verilog**

```
// example: instantiation of 4-input minimum/maximum component
module DW minmax inst (a0, a1, a2, a3, tc, max, val, idx);
 parameter wordlength = 8;
  input
         [wordlength-1 : 0] a0, a1, a2, a3;
  input tc, max;
  output [wordlength-1:0] val;
 output [1:0] idx;
  localparam item count = 4; // the number of items (a0 through a3)
 wire [(wordlength * item count) -1:0] item list;
  assign item list = {a3, a2, a1, a0}; // DW minmax takes an input
                                       // value that's a concatenation
                                       // of the input values. Index
                                       // 0 corresponds to the last
                                       // value in the concatenation
                                       // which is in the least signi-
                                       // ficant position of the full
                                       // input value
  // instantiation of DW minmax
  // inputs are concatenated into the input vector
 DW minmax #(.width(wordlength), .num inputs(item count))
   U1 (.a(item list), .tc(tc), .min max(max),
        .value(val), .index(idx));
endmodule
```

# **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date      | Release       | Updates                                                                                                                            |
|-----------|---------------|------------------------------------------------------------------------------------------------------------------------------------|
| June 2023 | DWBB_202212.4 | <ul> <li>Adjusted parameter names in the example in "HDL Usage Through<br/>Component Instantiation - Verilog" on page 7</li> </ul> |
|           |               | ■ Added this Revision History table and the document links on this page                                                            |

#### **Copyright Notice and Proprietary Information**

© 2023 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com