



# DW\_norm\_rnd

## Normalization and rounding

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

# Parameterized word langths

- Parameterized word lengths
- Parameterized search window
- Exponent calculation useful for floating-point numbers
- Implements the most used rounding modes
- Provides status indications for exceptional cases
- DesignWare datapath generator is employed for better timing and area



**Revision History** 

## Description

DW\_norm\_rnd is a general-purpose normalization and rounding module for a value represented in the sign-and-magnitude number system ( $a\_sign$ ,  $a\_mag$ ). The value represented in this system corresponds to (-1) $^a\_sign$ a\_mag. The magnitude of the number is a positive fixed-point value in the format  $a = (a_0.a_1 \ a_2 \ a_3 \ a_4 \ a_5 \ ... a_{a\_width-1})$ , where  $a_i$  represents a bit. This means that  $a\_mag$  has 1 integer bit and ( $a\_width-1$ ) fractional bits.

The normalization process consists in generating an output in the range  $1 \le b\_mag < 2$  (the output bit-vector has a 1 in the MS bit position) when there is a 1 bit in the search window provided as a parameter.

The rounding is done using a method controlled by one of the component inputs. Output pos carries information about the position of binary point (exponent), and it is affected by the normalization shifts performed on the main input (a mag). A list of pins for this component is provided in Table 1-1.

The number of bit positions in a\_mag shifted during initial normalization and post-rounding normalization (n bit positions) is reflected in the value of pos. This output corresponds to (pos\_offset + n) when parameter  $exp\_ctr = 0$ , or to (pos\_offset - n) when  $exp\_ctr = 1$ . When the result of this operation does not fit in the bit-vector used for pos or it is negative, the output pos\_err is set to 1.

Table 1-1 Pin Description

| Pin Name   | Width          | Direction | Function                                          |
|------------|----------------|-----------|---------------------------------------------------|
| a_mag      | a_width bits   | Input     | Input data                                        |
| a_sign     | 1 bit          | Input     | <ul><li>0: Positive</li><li>1: Negative</li></ul> |
| pos_offset | exp_width bits | Input     | Offset value for the position of the binary point |

Table 1-1 Pin Description (Continued)

| Pin Name   | Width               | Direction | Function                                                                                                                                                                         |
|------------|---------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| sticky_bit | 1 bit               | Input     | Indicates the presence of non-zero bits in fractional bit positions beyond bit $a\_mag_{a\_width-1}$                                                                             |
| rnd_mode   | 3 bits              | Input     | Rounding mode  000: Round to nearest even  001: Round towards zero  010: Round to plus infinity  011: Round to minus infinity  100: Round up  101: Round away from zero          |
| no_detect  | 1 bit               | Output    | Result of MS 1 bit search in the search window.  0: Bit found  1: Bit not found                                                                                                  |
| pos_err    | 1 bit               | Output    | Value provided at output pos cannot fit in an exp_width - bit vector or pos is negative                                                                                          |
| b_mag      | <i>b_width</i> bits | Output    | Normalized and rounded output data                                                                                                                                               |
| pos        | exp_width bits      | Output    | pos_offset combined with the number of bit positions that input a_mag was shifted ( $n$ ): $exp\_ctr = 0 \rightarrow pos\_offset + n$ $exp\_ctr = 1 \rightarrow pos\_offset - n$ |

**Table 1-2** Parameter Description

| Parameter | Values                      | Description                                                                       |
|-----------|-----------------------------|-----------------------------------------------------------------------------------|
| a_width   | ≥ 2<br>Default: 16          | Word length of a_mag                                                              |
| srch_wind | 2 to a_width<br>Default: 4  | Search window for the MS 1 bit (from left to right, or from bit 0 to a_width - 1) |
| exp_width | ≥ 1<br>Default: 4           | Word length of pos_offset and pos                                                 |
| b_width   | 2 to a_width<br>Default: 10 | Word length of b_mag                                                              |
| exp_ctr   | 0 or 1<br>Default: 0        | Controls computation of the binary point position (pos output)                    |

#### Table 1-3 Synthesis Implementations

| Implementation<br>Name | Function        | License Feature Required |
|------------------------|-----------------|--------------------------|
| rtl                    | Synthesis model | DesignWare               |

#### Table 1-4 Simulation Models

| Model                          | Function                             |
|--------------------------------|--------------------------------------|
| DW01.DW_NORM_RND_CFG_SIM       | Design unit name for VHDL simulation |
| dw/dw01/src/DW_normrnd_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_norm_rnd.v       | Verilog simulation model source code |

The input pos\_offset is provided by the user to indicate that pre-shifting of the input operand was already done to adjust it to the required input format. For example, if the actual fixed-point value is (101.0011), the input for the DW\_norm\_rnd component could be a\_mag = (0.01010011) and pos\_offset = (0100) for the parameters  $a\_width = 9$  and  $exp\_width = 4$ . Observe that the designer can use other input combinations as needed.

The *srch\_wind* parameter reduces the complexity of this component when it is known that the MS 1 bit resides in a limited group of MS bit positions. When there is no 1 bit in the search window, the input a\_mag is shifted to the left by (*srch\_wind* - 1) bit positions and no detect is set to 1.

Once the input is normalized, a rounding method is applied to it according to the rnd\_mode input. Rounding consists in truncating the normalized input vector ( $a\_norm$ ) to  $b\_width$  bits and adding 1 or 0 (value called rnd in the following equations) to the least-significant bit position of this truncated normal vector (fractional bit  $L = a\_norm_{b\_width-1}$ ). In order to make a decision about the value of rnd, the rounding procedure makes use of two extra bits called round bit (R) and sticky bit (T). These bits are also obtained from the normalized vector  $a\_norm$ , and for this reason the user must make sure that enough significant bits are provided to the normalization and rounding unit to allow proper rounding. The round bit corresponds to  $a\_norm_{b\_width}$ , when  $b\_width < a\_width$ ; otherwise it has value 0. The sticky bit is a combination of input s sticky\_bit and any other bits beyond  $a\_norm_{b\_width}$  (value after normalization). The s ticky\_bit input indicates that there are other non-zero bits beyond the fractional bit position  $a\_width - 1$  in the main input  $a\_mag$ .

Once the bits *R* and *T* are determined, the value of *rnd* used for rounding is generated as:

- RNE: rnd = R and (L or T)
- Rzero: *rnd* = 0 (only truncated value)
- Rpos: rnd = not  $a\_sign$  and (R or T)
- Rneg: rnd = a\_sign and (R or T)
- $\blacksquare$  Rup: rnd = R
- Raway: rnd = R + T

The component detects the cases that require post-rounding normalization and adjusts the pos output accordingly. For these cases, when  $exp\_ctr = 0$ , the exponent value at output pos is decremented by 1, and when  $exp\_ctr = 1$ , the exponent value is incremented by 1.

# **Related Topics**

- Datapath- Arithmetic Overview
- DesignWare Building Block IP User Guide

### **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW foundation comp.all;
entity DW norm rnd inst is
      generic (
        inst a width : POSITIVE := 16;
        inst srch wind : POSITIVE := 4;
        inst exp width : POSITIVE := 4;
        inst b width : POSITIVE := 10;
        inst exp ctr : INTEGER := 0
        );
      port (
        inst a maq: in std logic vector(inst a width-1 downto 0);
        inst pos offset : in std logic vector(inst exp width-1 downto 0);
        inst sticky bit : in std logic;
        inst a sign : in std logic;
        inst rnd mode : in std logic vector(2 downto 0);
        pos err inst : out std logic;
        no detect inst : out std logic;
        b inst : out std logic vector(inst b width-1 downto 0);
        pos inst : out std logic vector(inst exp width-1 downto 0)
        );
    end DW norm rnd inst;
architecture inst of DW norm rnd inst is
begin
    -- Instance of DW norm rnd
   U1 : DW norm rnd
    qeneric map ( a width => inst a width, srch wind => inst srch wind, exp width =>
inst exp width, b width => inst b width, exp ctr => inst exp ctr )
    port map ( a mag => inst a mag, pos offset => inst pos offset, sticky bit =>
inst sticky bit, a sign => inst a sign, rnd mode => inst rnd mode, pos err =>
pos err inst, no detect => no detect inst, b => b inst, pos => pos inst );
end inst;
```

### **HDL Usage Through Component Instantiation - Verilog**

```
module DW_norm_rnd_inst( inst_a_mag, inst_pos_offset, inst_sticky_bit, inst_a_sign,
inst rnd mode,
          pos err inst, no detect inst, b inst, pos inst );
parameter a width = 16;
parameter srch wind = 4;
parameter exp width = 4;
parameter b width = 10;
parameter exp ctr = 0;
input [a width-1 : 0] inst a mag;
input [exp width-1: 0] inst pos offset;
input inst_sticky_bit;
input inst a sign;
input [2 : 0] inst rnd mode;
output pos err inst;
output no detect inst;
output [b width-1 : 0] b inst;
output [exp width-1 : 0] pos inst;
    // Instance of DW norm rnd
    DW norm rnd #(a width, srch wind, exp width, b width, exp ctr)
      U1 ( .a_mag(inst_a_mag), .pos_offset(inst_pos_offset),
.sticky_bit(inst_sticky_bit), .a_sign(inst_a_sign), .rnd_mode(inst_rnd_mode),
.pos err(pos err inst), .no detect(no detect inst), .b(b inst), .pos(pos inst));
```

endmodule

## **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date          | Release       | Updates                                                                                                                                 |
|---------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| December 2020 | DWBB_202009.2 | ■ For STAR 3408988, corrected type for parameter exp_ctr in the example in "HDL Usage Through Component Instantiation - VHDL" on page 5 |
| July 2020     | DWBB_201912.5 | <ul> <li>Added the exp_ctr parameter to the example "HDL Usage Through<br/>Component Instantiation - VHDL" on page 5</li> </ul>         |
| January 2019  | DWBB_201806.5 | <ul> <li>Updated example in "HDL Usage Through Component Instantiation -<br/>VHDL" on page 5</li> </ul>                                 |
|               |               | ■ Added this Revision History table and the document links on this page                                                                 |

# **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com