



# DW\_piped\_mac

# Pipelined Multiplier-Accumulator

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

# **Revision History**

- Integrated multiply and accumulate
- Built-in pipeline and power management
- Parameterized operand widths
- Parameterized multiply and accumulate output width
- Parameterized pipeline stages
- Launch identifier tracking propagation
- DesignWare datapath generator is employed for better timing and area
- Provides minPower benefits (see Table 1-3 on page 3)



#### **Description**

The DW\_piped\_mac performs a multiply and accumulate based on two operands. The operation can be configured to be pipelined. Power management capability is integrated and applied to pipelined stages that are configured into the design.

Table 1-1 Pin Description

| Pin Name  | Width               | Direction | Function                                                    |
|-----------|---------------------|-----------|-------------------------------------------------------------|
| clk       | 1 bit               | Input     | Input clock source                                          |
| rst_n     | 1 bit               | Input     | Asynchronous reset (active low)                             |
| init_n    | 1 bit               | Input     | Synchronous reset (active low)                              |
| clr_acc_n | 1 bit               | Input     | Clear accumulator results for upcoming product (active low) |
| а         | a_width bits        | Input     | Multiplier                                                  |
| b         | <i>b_width</i> bits | Input     | Multiplicand                                                |
| acc       | acc_width bits      | Output    | Multiply and accumulate result                              |
| launch    | 1 bit               | Input     | Indicator to begin a new multiply and accumulate            |
| launch_id | id_width bits       | Input     | Identifier for the corresponding asserted launch            |
| pipe_full | 1 bit               | Output    | Upstream notification that pipeline is full                 |
| pipe_ovf  | 1 bit               | Output    | Status Flag indicating pipe overflow                        |

Table 1-1 Pin Description (Continued)

| Pin Name    | Width         | Direction | Function                                                                                                         |
|-------------|---------------|-----------|------------------------------------------------------------------------------------------------------------------|
| accept_n    | 1 bit         | Input     | acc result accepted from downstream logic (active low)                                                           |
| arrive      | 1 bit         | Output    | acc result is valid                                                                                              |
| arrive_id   | id_width bits | Output    | launch_id from the originating launch that produced the acc result                                               |
| push_out_n  | 1 bit         | Output    | Used with external FIFO (optional) to indicate a new acc result has been accepted from the pipeline (active low) |
| pipe_census | 3 bits        | Output    | Output bus indicates the number of pipe stages currently occupied                                                |

#### **Table 1-2** Parameter Description

| Parameter | Values                          | Description                                                                                                                  |
|-----------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| a_width   | ≥ 1<br>Default: 8               | Word length of a                                                                                                             |
| b_width   | ≥ 1<br>Default: 8               | Word length of b                                                                                                             |
| acc_width | ≥ a_width + b_width Default: 16 | Word length of acc                                                                                                           |
| tc        | 0, 1<br>Default: 0              | Two's complement for internal multiply  0: Unsigned  1: Signed                                                               |
| pipe_reg  | 0 to 7                          | Pipeline register insertion Insertion of pipeline register stages. For settings and their meanings, see Table 1-5 on page 5. |
| id_width  | 1 to 1024<br>Default: 8         | Launch identifier width                                                                                                      |
| no_pm     | 0, 1<br>Default: 0              | Omit pipe manager For more, see "Omitting Pipe Manager" on page 6                                                            |

Table 1-2 Parameter Description (Continued)

| D   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 A | Operand isolation mode (controls datapath gating for minPower flow) Illows you to set the style of minPower datapath gating for this module  O: Use the DW_lp_op_iso_mode <sup>a</sup> synthesis setting  1: 'none'  2: 'and'  3: 'or'  4: Preferred gating style: 'and' IOTE: Datapath gating is inserted at the inputs of the lpwr implementation nly when stage0 is not included (as controlled by the value of pipe_reg and escribed in Table 1-5 on page 5).  For details about enabling minPower datapath gating for this component, see Enabling minPower" on page 13. |
|     | 0 A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

a. The DW\_lp\_op\_iso\_mode synthesis variable is available only in Design Compiler.

DW\_lp\_op\_iso\_mode sets a global style of datapath gating. To use the global style, set op\_iso\_mode to '0', Note that If the op\_iso\_mode parameter is set to '0' and DW\_lp\_op\_iso\_mode is either not set or set to 0', then no datapath gating is inserted for this component.

Table 1-3 Synthesis Implementations

| Implementation Name | Implementation                | License Feature Required                                                                    |
|---------------------|-------------------------------|---------------------------------------------------------------------------------------------|
| str                 | Pipelined str synthesis model | DesignWare                                                                                  |
| lpwr <sup>a</sup>   | Low Power synthesis model     | <ul><li>DesignWare (P-2019.03 and later)</li><li>DesignWare-LP (before P-2019.03)</li></ul> |

a. Requires that you enable minPower; for details, see "Enabling minPower" on page 13. When minPower is enabled, the lpwr implementation is always chosen during synthesis.

Table 1-4 Simulation Models

| Model                            | Function                             |
|----------------------------------|--------------------------------------|
| DW03.DW_PIPED_MAC _CFG_SIM       | Design unit name for VHDL simulation |
| dw/dw03/src/DW_piped_mac_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_piped_mac.v        | Verilog simulation model source code |

#### **Block Diagram**

Figure 1-1 on page 4 is a detailed block diagram of the DW\_piped\_mac.

Figure 1-1 DW\_piped\_mac Block Diagram



#### **Functional Description**

The following table describes values for the pipe\_reg parameter.

Table 1-5 pipe\_reg Parameter Encodings

| pipe_reg Value |        | Pipeline Register Stages Inserted** |
|----------------|--------|-------------------------------------|
| decimal        | binary |                                     |
| 0              | 000    | no pipeline stages inserted         |
| 1              | 001    | stage0                              |
| 2              | 010    | stage1                              |
| 3              | 011    | stage1, stage0                      |
| 4              | 100    | stage2                              |
| 5              | 101    | stage2, stage0                      |
| 6              | 110    | stage2, stage1                      |
| 7              | 111    | stage2, stage1, stage0              |

Note: \*\* - See DW\_piped\_mac block diagram for pipe register stage references.

#### **Pipelining**

The DW\_piped\_mac is configurable for pipeline register stage insertion. Setting the value for the parameter pipe\_reg (see Table 1-2 on page 2 and Figure 1-1 on page 4) determines which pipeline register stages are inserted. There will always be at least one register stage called "csa register" that captures the accumulator results (see Figure 1-1 on page 4). Therefore, depending on the parameter pipe\_reg setting, the number of clock cycles for the acc result to propagate ranges from 1 to 4.

# **Clearing Accumulator Results**

An active-low input called  $clr_{acc_n}$  is available to clear out the accumulator results for the accompanying operand product. This mechanism provides a method to begin a new series of multiply and accumulate results with a clean slate and minimal latency. The  $clr_{acc_n}$  signal is pipelined the same amount as the input operands (and their product) so they arrive at the accumulator in the same clock cycle.

# **Pipeline Management (Pipe Manager)**

Running in parallel to the DW\_piped\_mac pipeline is a pipeline tracking shift register that monitors the activity. This block is called the Pipe Manager. In cases where there is inactivity on a particular stage of the DW\_piped\_mac pipeline, the pipeline tracking shift register within Pipe Manager disables those stages to promote power savings. Furthermore, if using the Synopsys Power Compiler tool, the presence of the pipeline tracking shift register and its wiring to the DW\_piped\_mac pipeline provides an opportunity for increased power reduction in the form of clock gating.

Along with potential power savings that the Pipe Manager provides, it can be used to improve performance in cases where intermittent launch operations are present and there contains first-in first-out (FIFO) structures upstream and downstream of the DW\_piped\_mac. The handshake is made between the DW\_piped\_mac and the external FIFOs via the accept\_n and pipe\_full ports. Effectively, the DW\_piped\_mac can considered part of the external FIFO structures. The performance gain comes when inactive (bubbles) stages are detected. These pipeline bubbles are removed to produce a contiguous set of active pipeline stages. The result is empty pipeline slots at the head of (or entering) the DW\_piped\_mac pipeline for new operations to be launched. Advancing the shifting of operations through the pipeline when a valid acc result is available (arrive = 1) is controlled by the accept\_n input. When the DW\_piped\_mac pipeline is full of active entries, the pipe\_full output is 1. To disable this feature in cases where no external FIFOs are present, set the accept\_n input to 0, which effectively eliminates any flow control. At the same time, the pipe\_full output would always be 0.

To assist in tracking of launched operands, the Pipe Manager provides interface ports call <code>launch\_id</code> and <code>arrive\_id</code>. The <code>launch\_id</code> input is given a value during an active launch operation. Given that <code>launch\_id</code> values are unique in successive launch operations, the <code>acc</code> results can be distinguished from one another with the assertion of <code>arrive</code> and the associated <code>arrive\_id</code>. The <code>arrive\_id</code> is the <code>launch\_id</code> from the originating launch that produced the valid <code>acc</code> result.

#### **Omitting Pipe Manager**

In cases where a meaningful DW\_pipe\_mac acc result is desired every clock cycle, no tracking by identification is needed per acc result, and there is no needed to interface with external FIFOs before and after Pipe Manager, the parameter no\_pm is provided to improve quality of results. When no\_pm is set to 1, the Pipe Manager is effectively removed from the functionality of DW\_piped\_mac as well as resulting synthesized netlists. For simulation purposes, the outputs attributed to by the Pipe Manager in DW\_piped\_mac are tied to fixed values when *no\_pm* is set to 1. Table 1-6 shows the values that each Pipe Manager related signal are set to at the DW\_piped\_mac interface.

Table 1-6 Fixed Outputs When no\_pm = 1

| DW_piped_mac Outputs (from Pipe Manager) | Fixed Value |
|------------------------------------------|-------------|
| arrive_id                                | all 0's     |
| arrive                                   | 1           |
| pipe_full                                | 0           |
| pipe_ovf                                 | 0           |
| push_out_n                               | 0           |
| pipe_census                              | all 1's     |

#### **Suppressing Warning Messages During Verilog Simulation**

The Verilog simulation model includes macros that allow you to suppress warning messages during simulation.

To suppress all warning messages for all DWBB components, define the DW\_SUPPRESS\_WARN macro in either of the following ways:

• Specify the Verilog preprocessing macro in Verilog code:

```
`define DW_SUPPRESS_WARN
```

• Or, include a command line option to the simulator, such as:

```
+define+DW SUPPRESS WARN (which is used for the Synopsys VCS simulator)
```

The warning messages for this model include the following:

■ If values other than 1 or 0 are present on a clock port, the following message is displayed:

```
WARNING: <instance_path>.<clock_name>_monitor:
    at time = <timestamp>, Detected unknown value, x, on <clock_name> input.
```

To suppress only this warning message for all DWBB components, use the following macro:

- □ Define the DW\_DISABLE\_CLK\_MONITOR macro. You can define this macro in the following ways:
  - Specify the Verilog preprocessing macro in Verilog code:

```
`define DW_DISABLE_CLK_MONITOR
```

Or, include a command line option to the simulator, such as:

```
+define+DW DISABLE CLK MONITOR (which is used for the Synopsys VCS simulator)
```

This message is also suppressed using the DW\_SUPPRESS\_WARN macro explained earlier.

#### **Timing Waveforms**

Figure 1-2 depicts the general operation of DW\_piped\_mac with the instantiated component Pipe Manager enabled (no\_pm = 0). In this configuration, the assertion of launch initiates a calculation based on the values driven on a and b. The launch\_id input provides a way of tracking the transaction through the pipeline as its results arrive at acc. When launch is 0 no new calculations are initiated. The pipeline is allowed to advance when the accept\_n input is asserted (0). A newly calculated acc is indicated by arrive going to 1. At the same time arrive is asserted, the output called arrive\_id indicates this is the result from the a and b launched with the launch\_id at the beginning of the pipeline.

For this configuration, the pipeline is only a single register stage since pipe\_reg is 0. That means, based on the Block Diagram, the calculated results on acc come on the cycle after a and b are launched.

Another thing to point out in this timing diagram is the assertion of clr\_acc\_n (active low). When clr\_acc\_n is asserted on a launch event, the previous acc result in DW\_piped\_mac is cleared and the resulting acc will be purely a multiplied by b.

Figure 1-2 Launch Every Other Cycle, accept\_n Always 0 (pipe\_reg = 0, no\_pm = 0)



Figure 1-3 depicts a scenario in which launch is asserted while assert\_n is de-asserted until the pipeline of DW\_piped\_mac becomes full as indicated by pipe\_full going to 1. Once the pipeline is full, then launch is de-asserted and accept\_n gets asserted some time later to shuffle out the acc results and empty the pipeline. In cases where launch is asserted after pipe\_full goes to 1 and while accept\_n is 1 (de-asserted), a pipeline overflow condition will occur indicated by pipe\_ovf going to 1. Figure 1-6 on page 12 shows the overflow scenario.

Figure 1-3 Launch Until Pipeline Full, then accept\_n Until Empty



Figure 1-4 depicts a two's complement configuration as it applies to inputs a and b and output acc.

Figure 1-4 Two's Complement Configuration (tc = 1,  $pipe\_reg = 2$ ,  $no\_pm = 0$ )



Figure 1-5 depicts a configuration where no\_pm is 1, which implies that the inputs and outputs related to the Pipe Manager block have no meaning. As the timing diagram shows, even though launch is toggling, the results on acc are updated every clock cycle just as if launch were always 1. Note that all the outputs of DW\_piped\_mac that are attributed to by Pipe Manager, arrive, arrive\_id, pipe\_ovf, pipe\_full, push\_out\_n, and pipe\_census are held at fixed values. Also note, that arrive\_n even though not depicted here could be set to 1 and acc would still be updating every cycle with the number of pipeline stages inserted as defined by the parameter pipe\_reg.

Figure 1-5 Configuration Omitting Pipe Manager (pipe\_reg = 3, no\_pm = 1)



Figure 1-6 depicts the condition in which a pipeline overflow occurs. When launch is asserted during the time pipe\_full is 1 and accept\_n is 1 (de-asserted), the pipe\_ovf signal goes active on the next clock cycle since it is registered.

Figure 1-6 Pipeline Overflow



#### **Enabling minPower**

You can instantiate this component without enabling minPower, but to achieve datapath gating power savings, you must enable minPower optimization, as follows:

- Design Compiler
  - □ Version P-2019.03 and later:

```
set power enable minpower true
```

□ Before version P-2019.03 (requires the DesignWare-LP license feature):

```
set synthetic_library {dw_foundation.sldb dw_minpower.sldb}
set link library {* $target library $synthetic library}
```

Fusion Compiler

Optimization for minPower is enabled as part of the total\_power metric setting. To enable the total\_power metric, use the following:

```
set qor strategy -stage synthesis -metric total power
```

# **Related Topics**

- Math Arithmetic Overview
- DesignWare Building Block IP User Guide

# **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW Foundation comp.all;
entity DW piped mac inst is
      generic (
        inst a width : POSITIVE := 8;
        inst b width : POSITIVE := 8;
        inst acc width : POSITIVE := 16;
        inst tc : NATURAL := 0;
        inst pipe reg : NATURAL := 0;
        inst id width : POSITIVE := 1;
        inst no pm : NATURAL := 0;
        inst op iso mode : NATURAL := 0
        );
      port (
        inst clk: in std logic;
        inst rst n : in std logic;
        inst init n : in std logic;
        inst clr acc n : in std logic;
        inst a : in std logic vector(inst a width-1 downto 0);
        inst b : in std logic vector(inst b width-1 downto 0);
        acc inst : out std logic vector(inst acc width-1 downto 0);
        inst_launch : in std logic;
        inst_launch_id : in std_logic_vector(inst_id_width-1 downto 0);
        pipe full inst : out std logic;
        pipe ovf inst : out std logic;
        inst accept n : in std logic;
        arrive inst : out std logic;
        arrive id inst : out std logic vector(inst id width-1 downto 0);
        push out n inst : out std logic;
        pipe census inst : out std logic vector(2 downto 0)
    end DW piped mac inst;
architecture inst of DW piped mac inst is
begin
    -- Instance of DW piped mac
    U1 : DW piped mac
    generic map ( a width => inst a width,
                b width => inst b width,
                acc width => inst acc width,
                tc => inst_tc,
                pipe reg => inst pipe reg,
```

```
id width => inst id width,
                no pm => inst no pm,
                op iso mode => inst op iso mode )
    port map ( clk => inst clk,
                   rst n => inst rst n,
                   init n => inst init n,
                   clr acc n => inst clr acc n,
                   a => inst a,
                   b => inst b,
                   acc => acc inst,
                   launch => inst launch,
                   launch id => inst launch id,
                   pipe full => pipe full inst,
                   pipe_ovf => pipe_ovf_inst,
                   accept n => inst accept n,
                   arrive => arrive inst,
                   arrive id => arrive id inst,
                   push out n => push out n inst,
                   pipe census => pipe census inst );
end inst;
-- Configuration for use with a VHDL simulator
-- pragma translate_off
library DW03;
configuration DW piped mac inst cfg inst of DW piped mac inst is
  for inst
  end for; -- inst
end DW piped mac inst cfg inst;
-- pragma translate on
```

#### **HDL Usage Through Component Instantiation - Verilog**

```
module DW piped mac inst(inst clk, inst rst n, inst init n,
    inst clr acc n, inst a, inst b, acc inst, inst launch, inst launch id,
    pipe full inst, pipe ovf inst, inst accept n, arrive inst,
    arrive id inst, push out n inst, pipe census inst );
parameter inst a width = 8;
parameter inst b width = 8;
parameter inst acc width = 16;
parameter inst tc = 0;
parameter inst pipe reg = 0;
parameter inst id width = 1;
parameter inst no pm = 0;
parameter inst op iso mode = 0;
input inst clk;
input inst rst n;
input inst init n;
input inst clr acc n;
input [inst a width-1 : 0] inst a;
input [inst b width-1 : 0] inst b;
output [inst acc width-1: 0] acc inst;
input inst launch;
input [inst id width-1: 0] inst launch id;
output pipe full inst;
output pipe ovf inst;
input inst accept n;
output arrive inst;
output [inst id width-1 : 0] arrive id inst;
output push out n inst;
output [2 : 0] pipe census inst;
 // Instance of DW piped mac
 DW piped mac #(inst a_width, inst_b_width, inst_acc_width,
          inst tc, inst pipe reg, inst id width, inst no pm)
      U1 ( .clk(inst clk),
               .rst n(inst rst n),
                .init n(inst init n),
                .clr acc n(inst clr acc n),
                .a(inst a),
                .b(inst b),
                .acc(acc inst),
                .launch(inst launch),
                .launch id(inst launch id),
                .pipe full (pipe full inst),
                .pipe ovf(pipe ovf inst),
                .accept n(inst accept n),
                .arrive(arrive inst),
```

```
.arrive_id(arrive_id_inst),
.push_out_n(push_out_n_inst),
.pipe_census(pipe_census_inst));
```

endmodule

### **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                                                                                                                                                                                                                    |
|--------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2020    | DWBB_201912.5 | <ul> <li>Adjusted content and title of "Suppressing Warning Messages During<br/>Verilog Simulation" on page 7 and added the DW_SUPPRESS_WARN<br/>macro</li> </ul>                                                                                                          |
| October 2019 | DWBB_201903.5 | ■ Added the "Disabling Clock Monitor Messages" section                                                                                                                                                                                                                     |
| March 2019   | DWBB_201903.0 | <ul> <li>Clarified the op_iso_mode parameter in Table 1-2 on page 2</li> <li>Clarified license requirements in Table 1-3 on page 3</li> <li>Added "Enabling minPower" on page 13</li> <li>Added this Revision History table and the document links on this page</li> </ul> |

#### **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com