



# DW\_pulseack\_sync

## Pulse Synchronizer with Acknowledge

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

# **Revision History**

- Fully tested cross-clock domain
- Fully parameterized
- Able to use both positive and negative clock edge for sending clock domain
- Provides for both combinatorial and registered output, via parameter

# Description

DW\_pulseack\_sync provides a low-risk method for transmitting single-clock-cycle pulses between two different clock domains. This component uses clock-

domain-crossing techniques to safely transfer pulses between logic operating on different clocks, as well as providing a busy signal and acknowledge to guarantee the pulse has arrived in the destination domain.

Simulation models are available in Verilog and VHDL. Synthesizable source is available in Verilog.

Table 1-1 Pin Description

| Pin Name | Width | Direction | Function                                                                                                                                                   |
|----------|-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clk_s    | 1     | Input     | Source clock                                                                                                                                               |
| rst_s_n  | 1     | Input     | Asynchronous source reset                                                                                                                                  |
| init_s_n | 1     | Input     | Synchronous source reset                                                                                                                                   |
| event_s  | 1     | Input     | Input pulse                                                                                                                                                |
| busy_s   | 1     | Output    | busy_s is active high while the transmitted pulse and the acknowledge are in transit                                                                       |
| ack_s    | 1     | Output    | ack_s is active high when the transmitted pulse has traveled to the destination domain and returned to the transmitting domain; active for one clock cycle |
| clk_d    | 1     | Input     | Destination clock                                                                                                                                          |
| rst_d_n  | 1     | Input     | Asynchronous destination reset                                                                                                                             |
| init_d_n | 1     | Input     | Synchronous destination reset                                                                                                                              |
| event_d  | 1     | Output    | Output pulse                                                                                                                                               |
| test     | 1     | Input     | Scan test mode select input                                                                                                                                |



#### Table 1-2 Parameter Description

| Parameter   | Values               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reg_event   | 0 to 1<br>Default: 1 | <ul> <li>0: No register on output</li> <li>1: Register event_d output</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                       |
| reg_ack     | 0 to 1<br>Default: 1 | <ul> <li>0: ack_s has combination logic, but latency is 1 cycle sooner</li> <li>1: ack_s is retimed to eliminate combinational logic in the output; requires an additional clock cycle of delay</li> </ul>                                                                                                                                                                                                                                                             |
| ack_delay   | 0 to 1<br>Default: 1 | <ul> <li>0: ack_s has combination logic, but latency is 1 cycle sooner</li> <li>1: ack_s is retimed so there is no logic between register and port, but event is delayed 1 cycle</li> </ul>                                                                                                                                                                                                                                                                            |
| f_sync_type | 0 to 4<br>Default: 2 | <ul> <li>0: Single clock design clk_d=clk_s</li> <li>1: Negedge to posedge sync</li> <li>2: Posedge to posedge sync</li> <li>3: 3 posedge registers in destination domain</li> <li>4: 4 posedge registers in destination domain</li> </ul>                                                                                                                                                                                                                             |
| r_sync_type | 0 to 4<br>Default: 2 | <ul> <li>0: Single clock design clk_d=clk_s</li> <li>1: Negedge to posedge sync</li> <li>2: Posedge to posedge sync</li> <li>3: 3 posedge registers in destination domain</li> <li>4: 4 posedge registers in destination domain</li> </ul>                                                                                                                                                                                                                             |
| tst_mode    | 0 to 2<br>Default: 0 | <ul> <li>0: No test latch insertion</li> <li>1: Hold latch using negedge flop</li> <li>2: Hold latch using active low latch</li> </ul>                                                                                                                                                                                                                                                                                                                                 |
| verif_en    | 0 to 4<br>Default: 1 | <ul> <li>0: No sampling errors inserted</li> <li>1: Sampling errors are randomly inserted with 0 or up to 1 destination clock cycle delays</li> <li>2: Sampling errors are randomly inserted with 0, 0.5, 1, or 1.5 destination clock cycle delays</li> <li>3: Sampling errors are randomly inserted with 0, 1, 2, or 3 destination clock cycle delays</li> <li>4: Sampling errors are randomly inserted with 0 or up to 0.5 destination clock cycle delays</li> </ul> |

Table 1-2 Parameter Description (Continued)

| Parameter  | Values               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| pulse_mode | 0 to 3<br>Default: 0 | <ul> <li>Selects the type of pulse presented to the input.</li> <li>0: Single source domain clock cycle pulse transmitted to destination domain</li> <li>1: Rising transition detect transmitted as single cycle pulse in the destination domain</li> <li>2: Falling transition detect transmitted as single clock cycle pulse in the destination domain</li> <li>3: Toggle operation (rising or falling) is transmitted as a single-cycle pulse in the destination domain</li> </ul> |

#### Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |
|---------------------|-----------------|--------------------------|
| rtl                 | Synthesis model | DesignWare               |

#### Table 1-4 Simulation Models

| Model                                | Function                                                                                                 |
|--------------------------------------|----------------------------------------------------------------------------------------------------------|
| DW03.DW_PULSEACK_SYNC_SIM            | Architectural name for VHDL simulation without missampling.                                              |
| DW03.DW_PULSEACK_SYNC_SIM_MS         | Architectural name for VHDL simulation with missampling enabled; see also "Simulation Methodology" below |
| dw/dw03/src/DW_pulseack_sync_sim.vhd | VHDL simulation model source code (modeling RTL)                                                         |
| dw/sim_ver/DW_pulseack_sync_1c.v     | Verilog simulation model source code                                                                     |

# **Functional Description**

The DW\_pulseack\_sync synchronizer provides a method of passing event information from one clock domain to another and acknowledgment that the pulse was recognized in the destination domain. Using a Non-Return-to-Zero (NRZ) event generator (that is, a toggle register) triggered by the input, event\_s, in the source clock domain, the destination domain synchronizes the NRZ event signal (using an instance of DW\_sync) and then detects the NRZ event (that is, a toggle of the signal) and presents an active high output on event\_d for once cycle of clk\_d to signal the detected event.

Figure 1-1 DW\_pulse\_sync Dual-clock Pulse Synchronizer Block Diagram



The way in which the event\_s input triggers events depends on the value of the parameter, <code>pulse\_mode</code>.

Table 1-5 pulse\_mode Parameter Trigger Method

| pulse_mode | Trigger Method                                                                                                                                        |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0          | Trigger an event for each clock cycle that event_s is high                                                                                            |
| 1          | Trigger an event for each clock cycle when <code>event_s</code> is high AND <code>event_s</code> was low for the previous clock (rising edge detect)  |
| 2          | Trigger an event for each clock cycle when <code>event_s</code> is low AND <code>event_s</code> was high for the previous clock (falling edge detect) |
| 3          | Trigger an event for each clock cycle when <code>event_s</code> is different than it was for the previous clock (rising- or falling-edge detect)      |

Although there is no required clock frequency relationship between the source and destination clocks, the rate of events that the synchronizer can reliably pass is restricted by the frequency of the destination clock. The time between NRZ events between the domains must not approach one clock period of clk\_d plus some adequate setup time of a synchronization register. To be safe, allow at least two periods of clk\_d between any two consecutive events.

To avoid unwanted events, both domains should be reset.

### **Simulation Methodology**

Because this component contains synchronizing devices, there are two methods available for simulation. One method is to use the simulation models that emulate the RTL model. Or, you can enable modeling of random skew between bits of signals traversing to and from each domain (called missampling).

To use the simulation models that emulate the RTL model, no special configuration is required.

To use missampling requires the following considerations:

■ To enable missampling in Verilog simulations, define the macro DW\_MODEL\_MISSAMPLES:

```
`define DW MODEL MISSAMPLES
```

- If `DW\_MODEL\_MISSAMPLES is defined, the *verif\_en* parameter comes into play to configure the simulation model as described by Table 1-2 on page 2. If `DW\_MODEL\_MISSAMPLES is not defined, the Verilog simulation model behaves as if *verif\_en* is set to 0.
- To enable missampling in VHDL simulations, a simulation architecture named sim\_ms is provided. The parameter *verif\_en* only has meaning when using sim\_ms. That is, when the sim simulation architecture is used instead, the model behaves as though *verif\_en* is set to 0.

### **Suppressing Warning Messages During Verilog Simulation**

The Verilog simulation model includes macros that allow you to suppress warning messages during simulation.

To suppress all warning messages for all DWBB components, define the DW\_SUPPRESS\_WARN macro in either of the following ways:

Specify the Verilog preprocessing macro in Verilog code:

```
`define DW SUPPRESS WARN
```

• Or, include a command line option to the simulator, such as:

```
+define+DW SUPPRESS WARN (which is used for the Synopsys VCS simulator)
```

The warning messages for this model include the following:

■ If values other than 1 or 0 are present on a clock port, the following message is displayed:

```
WARNING: <instance_path>.<clock_name>_monitor:
    at time = <timestamp>, Detected unknown value, x, on <clock_name> input.
```

To suppress only this warning message for all DWBB components, use the following macro:

- □ Define the DW\_DISABLE\_CLK\_MONITOR macro. You can define this macro in the following ways:
  - Specify the Verilog preprocessing macro in Verilog code:

```
`define DW DISABLE CLK MONITOR
```

Or, include a command line option to the simulator, such as:

```
+define+DW_DISABLE_CLK_MONITOR (which is used for the Synopsys VCS simulator)
```

This message is also suppressed using the DW\_SUPPRESS\_WARN macro explained earlier.

## **Related Topics**

- Memory Registers Overview
- DesignWare Building Block IP User Guide

### **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE, WORK;
use IEEE.std logic 1164.all;
use DWARE.DW Foundation comp.all;
entity DW pulseack sync inst is
      generic (
        inst reg event : NATURAL := 1;
        inst reg ack : NATURAL := 1;
        inst ack delay : NATURAL := 0;
        inst f sync type : NATURAL := 2;
        inst_r_sync_type : NATURAL := 2;
        inst tst mode : NATURAL := 0;
        inst verif en : NATURAL := 1;
        inst pulse mode : NATURAL := 0
        );
      port (
        inst clk s : in std logic;
        inst rst s n : in std logic;
        inst init s n : in std logic;
        inst event s : in std logic;
        inst clk d : in std logic;
        inst rst d n : in std logic;
        inst init d n : in std logic;
        inst test : in std logic;
        busy_s_inst : out std_logic;
        ack s inst : out std logic;
        event d inst : out std logic
    end DW pulseack sync inst;
architecture inst of DW pulseack sync inst is
begin
    -- Instance of DW pulseack sync
    U1 : DW pulseack sync
    generic map ( reg event => inst reg event,
                  reg ack => inst reg ack,
                ack delay => inst ack delay,
                f sync type => inst f sync type,
                r sync type => inst r sync type,
                tst mode => inst tst mode,
                verif en => inst verif en,
                pulse mode => inst pulse mode )
    port map ( clk s => inst clk s,
               rst s n => inst rst s n,
```

```
init_s n => inst_init_s n,
             event_s => inst_event_s,
             clk d => inst clk d,
             rst d n => inst rst d n,
             init d n => inst init d n,
             test => inst test,
             busy s => busy s inst,
             ack_s => ack_s_inst,
             event_d => event_d_inst );
end inst;
-- pragma translate off
library DW03;
configuration DW_pulseack_sync_inst_cfg_inst of DW_pulseack_sync_inst is
  for inst
 end for; -- inst
end DW_pulseack_sync_inst_cfg_inst;
-- pragma translate_on
```

#### **HDL Usage Through Component Instantiation - Verilog**

```
module DW pulseack sync inst(inst clks, inst rstsn, inst initsn, inst events,
inst_clk_d,
          inst rst d n, inst init d n, inst test, busy s inst, ack s inst,
          event d inst );
parameter reg event = 1;
parameter reg ack = 1;
parameter ack delay = 0;
parameter f sync type = 2;
parameter r sync type = 2;
parameter tst mode = 0;
parameter verif en = 1;
parameter pulse mode = 0;
input inst clk s;
input inst rst s n;
input inst init s n;
input inst event s;
input inst clk d;
input inst rst d n;
input inst init d n;
input inst test;
output busy s inst;
output ack s inst;
output event d inst;
    // Instance of DW pulseack sync
    DW pulseack sync #(reg event, reg ack, ack delay, f sync type, r sync type,
tst mode, verif en, pulse mode)
      U1 ( .clk s(inst clk s), .rst s n(inst rst s n), .init s n(inst init s n),
.event s(inst event s), .clk d(inst clk d), .rst d n(inst rst d n),
.init d n(inst init d n), .test(inst test), .busy s(busy s inst), .ack s(ack s inst),
.event d(event d inst) );
endmodule
```

## **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date           | Release       | Updates                                                                                                                                                           |
|----------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| September 2021 | DWBB_202106.2 | <ul> <li>Added the description of the pulse_mode parameter in Table 1-2 on page 2<br/>and updated the description in Table 1-5 on page 4</li> </ul>               |
| July 2020      | DWBB_201912.5 | ■ Expanded the description of how to enable missampling during simulation in "Simulation Methodology" on page 5                                                   |
|                |               | <ul> <li>Adjusted content and title of "Suppressing Warning Messages During<br/>Verilog Simulation" on page 5 and added the DW_SUPPRESS_WARN<br/>macro</li> </ul> |
| October 2019   | DWBB_201903.5 | <ul> <li>Added the "Disabling Clock Monitor Messages" section</li> <li>Added this Revision History table and the document links on this page</li> </ul>           |

#### **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com