



# DW\_rbsh

## Barrel Shifter with Preferred Right Direction

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

- Parameterized data and shift coefficient word lengths
- Capable of rotating in both directions
- Inferable using a function call



### **Description**

DW\_rbsh is a general-purpose barrel shifter that prefers to rotate the information in the right direction. The input data A is rotated right or left by the number of bit positions specified by the control input SH. Rotation implies that bits shifted out wrap around from the LSB to the MSB when it is a right shift, and from the MSB to the LSB when it is a left shift. The recommended maximum value of the parameter  $SH\_width$  is related to  $A\_width$  by the equation:

Smaller values of  $SH\_width$  can be used to save hardware.  $SH\_width$  can be larger than ceil (log2 [A\_width]), but this choice usually generates unnecessary hardware.

Table 1-1 Pin Description

| Pin Name | Width    | Direction | Function                                                     |
|----------|----------|-----------|--------------------------------------------------------------|
| Α        | A_width  | Input     | Input data                                                   |
| SH       | SH_width | Input     | Shift control                                                |
| SH_TC    | 1 bit    | Input     | Shift two's complement control  ■ 0 = Unsigned  ■ 1 = Signed |
| В        | A_width  | Output    | Shifted data out                                             |

Table 1-2 Parameter Description

| Parameter | Values                                      | Description            |  |  |
|-----------|---------------------------------------------|------------------------|--|--|
| A_width   | ≥ 1 (see Table 1-4 on page 2)               | Word length of A and B |  |  |
| SH_width  | ≤ ceil(log <sub>2</sub> [ <i>A_width</i> ]) | Word length of SH      |  |  |

Table 1-3 Synthesis Implementations<sup>a</sup>

| Implementation Name | Function                                                                                                                      | License Feature Required |  |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------|--|--|
| str                 | Synthesis model target for speed                                                                                              | DesignWare               |  |  |
| astr                | Synthesis model target for area                                                                                               | DesignWare               |  |  |
| mx2                 | Implement using 2:1 multiplexers only The mx2 implementation is valid only for <i>SH_width</i> values up to and including 31. | none                     |  |  |

a. During synthesis, Design Compiler selects the appropriate architecture for your constraints. However, you may force Design Compiler to use one of the architectures described in this table.

The following table lists some values for A\_width and the corresponding  $SH\_width$  values. For example, if  $A\_width = 8$ ,  $SH\_width = 3$  is adequate because there can be at most  $2^3 = 8$  shift combinations.

When SH\_TC = 0, the coefficient SH is interpreted as an unsigned positive number and DW\_rbsh performs only right rotate operations.

When SH\_TC = 1, SH is interpreted as a two's complement number. A negative SH value performs a left rotate and a positive SH value performs a right rotate.

Table 1-4 Sample Parameter Values

| A_width | SH_width |
|---------|----------|
| 1 - 2   | 1        |
| 3 - 4   | 2        |
| 5 - 8   | 3        |
| 9 - 16  | 4        |
| 17 - 32 | 5        |
| 33 - 64 | 6        |

Table 1-5 Simulation Models

| Model                       | Function                             |  |  |  |
|-----------------------------|--------------------------------------|--|--|--|
| dw/dw01/src/DW_rbsh_sim.vhd | VHDL simulation model source code    |  |  |  |
| dw/sim_ver/DW_rbsh.v        | Verilog simulation model source code |  |  |  |

Table 1-6 Truth Table (A\_width = 8, SH\_width = 3)

| SH(2:0) | SH_TC | B(7) | B(6) | B(5) | B(4) | B(3) | B(2) | B(1) | B(0) |
|---------|-------|------|------|------|------|------|------|------|------|
| 000     | Х     | A(7) | A(6) | A(5) | A(4) | A(3) | A(2) | A(1) | A(0) |
| 001     | Х     | A(0) | A(7) | A(6) | A(5) | A(4) | A(3) | A(2) | A(1) |
| 010     | Х     | A(1) | A(0) | A(7) | A(6) | A(5) | A(4) | A(3) | A(2) |
| 011     | Х     | A(2) | A(1) | A(0) | A(7) | A(6) | A(5) | A(4) | A(3) |
| 100     | 0     | A(3) | A(2) | A(1) | A(0) | A(7) | A(6) | A(5) | A(4) |
| 101     | 0     | A(4) | A(3) | A(2) | A(1) | A(0) | A(7) | A(6) | A(5) |
| 110     | 0     | A(5) | A(4) | A(3) | A(2) | A(1) | A(0) | A(7) | A(6) |
| 111     | 0     | A(6) | A(5) | A(4) | A(3) | A(2) | A(1) | A(0) | A(7) |
| 100     | 1     | A(3) | A(2) | A(1) | A(0) | A(7) | A(6) | A(5) | A(4) |
| 101     | 1     | A(4) | A(3) | A(2) | A(1) | A(0) | A(7) | A(6) | A(5) |
| 110     | 1     | A(5) | A(4) | A(3) | A(2) | A(1) | A(0) | A(7) | A(6) |
| 111     | 1     | A(6) | A(5) | A(4) | A(3) | A(2) | A(1) | A(0) | A(7) |

# **Related Topics**

- Logic Combinational Overview
- DesignWare Building Block IP User Guide

# **HDL Usage Through Function Inferencing - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use IEEE.std logic arith.all;
use DWARE.DWpackages.all;
use DWARE.DW foundation arith.all;
entity DW rbsh func is
      generic (
        func A width : POSITIVE := 8;
        func SH width : POSITIVE := 3
        );
      port (
        func_A : in std_logic_vector(func_A_width-1 downto 0);
        func SH : in std logic vector(func SH width-1 downto 0);
        func_SH_TC : in std logic;
        B_func : out std_logic_vector(func_A_width-1 downto 0)
        );
    end DW rbsh func;
architecture func of DW rbsh func is
begin
    -- Functional inference of DW rbsh
    B func <= std logic vector(DWF rbsh(UNSIGNED(func A), UNSIGNED(func SH)));
end func;
```

### **HDL Usage Through Function Inferencing - Verilog**

```
module DW rbsh func (func A, func SH, func SH TC, B func );
parameter func A width = 8;
parameter func SH width = 3;
// secondary parameters used to pass parameters to function
// when parameter names differ
parameter A width = func A width;
parameter SH width = func SH width;
// Please add search path = search path + {synopsys root + "/dw/sim ver"}
// to your .synopsys dc.setup file (for synthesis) and add
// +incdir+$SYNOPSYS/dw/sim_ver+ to your verilog simulator command line
// (for simulation).
`include "DW rbsh function.inc"
input [func A width-1: 0] func A;
input [func SH width-1: 0] func SH;
input func SH TC;
output [func A width-1: 0] B func;
    // Infer DW rbsh
     assign B_func = DWF_rbsh_uns(func_A, func_SH);
```

endmodule

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.dw foundation comp.all;
entity DW rbsh inst is
      generic (
        inst A width : POSITIVE := 8;
        inst SH width : POSITIVE := 3
        );
      port (
        inst A : in std logic vector(inst A width-1 downto 0);
        inst_SH : in std_logic_vector(inst_SH_width-1 downto 0);
        inst_SH_TC : in std_logic;
        B inst : out std logic vector(inst A width-1 downto 0)
        );
    end DW rbsh inst;
architecture inst of DW rbsh inst is
begin
    -- Instance of DW rbsh
    U1 : DW rbsh
    generic map (
          A width => inst A width,
          SH_width => inst_SH_width
    port map (
          A => inst A,
          SH => inst SH,
          SH TC => inst SH TC,
          B => B inst
          );
end inst;
```

## **HDL Usage Through Component Instantiation - Verilog**

endmodule

## **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com