



# DW\_reset\_sync

### Reset Sequence Synchronizer

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

#### **Revision History**

- Interface between dual asynchronous clock domains
- Coordinated clearing between clock domains
- Parameterized number of synchronizing stage
- Outputs are registered except as follows:
  - □ The clr sync s signal is never registered
  - □ The clr\_in\_prog\_s and clr\_in\_prog\_d outputs are registered only when the parameter reg\_in\_prog = 1
- Parameterized test feature
- Ability to model missampling of data on source clock domain



### **Description**

This synchronizer is a mechanism for a dual clock domain design to cleanly coordinate localized clearing of sequential elements in each domain. A clearing action initiated from either clock domain sets in motion a sequence of events which generates status back to each domain that allows for resetting of sequential elements. The sequence is such that synchronized notification is made to each domain. As a result, when each exits its clearing state, each domain knows when it is safe to begin normal operation again without the risk of system inconsistencies occurring between clock domains.

In general, the outputs to each domain are registered with the exception of clr\_in\_prog\_s and clr\_in\_prog\_d. The clr\_in\_prog\_s and clr\_in\_prog\_d outputs can both be registered or not based on the *reg\_in\_prog* parameter setting.

A unique built-in verification feature allows the designer to turn on a random sampling error mechanism that models skew between bits of the incoming data bus from the source domain (for more details, see "Simulation Methodology" on page 6). This facility provides an opportunity for determining system robustness during the early development phases and without having to develop special test stimulus.



As of Release DWBB\_201109.1 (F-2011.09-SP1), the DW\_reset\_sync clearing behavior has been enhanced to lengthen the assertion of clr\_in\_prog\_d. Figure 1-2 on page 8 through Figure 1-5 on page 11 have been updated to reflect the new behavior. In addition, Figure 1-7 on page 13 and Figure 1-8 on page 14 have been added to show an example of the difference in behavior.

The main purpose of enhancing the DW\_reset\_sync was to lengthen the  $clr_in_prog_d$  assertion. However, in doing so, the timing behavior of outputs  $clr_in_prog_s$  and  $clr_cmplt_d$  have also been slightly altered.

Table 1-1 Pin Description

| Pin Name      | Width | Direction | Function                                                                   |
|---------------|-------|-----------|----------------------------------------------------------------------------|
| clk_s         | 1     | Input     | Source domain clock source                                                 |
| rst_s_n       | 1     | Input     | Source domain asynchronous reset (active low)                              |
| init_s_n      | 1     | Input     | Source domain synchronous reset (active low)                               |
| clr_s         | 1     | Input     | Source domain clear                                                        |
| clr_sync_s    | 1     | Output    | Source domain clear for sequential logic (single clk_s cycle pulse)        |
| clr_in_prog_s | 1     | Output    | Source domain clear sequence in progress                                   |
| clr_cmplt_s   | 1     | Output    | Source domain clear sequence complete (single clk_s cycle pulse)           |
| clk_d         | 1     | Input     | Destination domain clock source                                            |
| rst_d_n       | 1     | Input     | Destination domain asynchronous reset (active low)                         |
| init_d_n      | 1     | Input     | Destination domain synchronous reset (active low)                          |
| clr_d         | 1     | Input     | Destination domain clear                                                   |
| clr_in_prog_d | 1     | Output    | Destination domain clear sequence in progress                              |
| clr_sync_d    | 1     | Output    | Destination domain clear for sequential logic (single clk_d cycle pulse)   |
| clr_cmplt_d   | 1     | Output    | Destination domain that clear sequence complete (single clk_d cycle pulse) |
| test          | 1     | Input     | Scan test mode select input                                                |

Table 1-2 Parameter Description

| Parameter   | Values               | Description                                                                                                                                                                                                                                                                                               |  |
|-------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| f_sync_type | 0 to 4<br>Default: 2 | Forward Synchronization Type  Defines type and number of synchronizing stages:  0: Single clock design clk_d = clk_s  1: Negedge to posedge sync in destination domain  2: Posedge to posedge sync destination domain  3: 3 posedge flops in destination domain  4: 4 posedge flops in destination domain |  |
| r_sync_type | 0 to 4<br>Default: 2 | Reverse Synchronization Type (destination to source domains)  0: Single clock design clk_d = clk_s  1: Negedge to posedge sync source domain  2: Posedge to posedge sync source domain  3: 3 posedge flops in source domain  4: 4 posedge flops in source domain                                          |  |

Table 1-2 Parameter Description (Continued)

| Parameter    | Values                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clk_d_faster | 0 to 15<br>Default: 1 | Obsolete parameter; the value setting is ignored This parameter is kept in place only for backward compatibility.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| reg_in_prog  | 0 or 1<br>Default: 1  | Register the clr_in_prog_s and clr_in_prog_d outputs  • 0: Unregistered  • 1: Registered                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| tst_mode     | 0 to 2<br>Default: 0  | Test Mode  ■ 0: No 'latch' is inserted for scan testing  ■ 1: Insert negative-edge capturing flip-flip on data_s input vector when test input is asserted  ■ 2: Insert hold latch using active-low latch                                                                                                                                                                                                                                                                                                                                                                                 |
| verif_en     | 0 to 2<br>Default: 1  | <ul> <li>Verification Enable Control</li> <li>0: No sampling errors inserted</li> <li>1: Sampling errors randomly inserted with 0 or up to 1 destination clock cycle delays</li> <li>2: Sampling errors randomly inserted with 0, 0.5, 1, or 1.5 destination clock cycle delays</li> <li>3: Sampling errors randomly inserted with 0, 1, 2, or 3 destination clock cycle delays</li> <li>4: Sampling errors randomly inserted with 0 or up to 0.5 destination clock cycle delays</li> <li>For more information about <i>verif_en</i>, see "Simulation Methodology" on page 6.</li> </ul> |

#### Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |
|---------------------|-----------------|--------------------------|
| rtl                 | Synthesis model | DesignWare               |

#### Table 1-4 Simulation Models

| Model                             | Function                                                                                                               |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------|
| DW03.DW_RESET_SYNC_CFG_SIM        | Design unit name for VHDL simulation without missamplings                                                              |
| DW03.DW_RESET_SYNC_CFG_SIM_MS     | Design unit name for VHDL simulation with missamplings enabled. (For details, see "Simulation Methodology" on page 6.) |
| dw/dw03/src/DW_reset_sync_sim.vhd | VHDL simulation model source code (modeling RTL)                                                                       |
| dw/sim_ver/DW_reset_sync.v        | Verilog simulation model source code                                                                                   |

#### **Block Diagram**

Figure 1-1 is the block diagram for the Reset Sequence Synchronizer.

Figure 1-1 DW\_reset\_sync Basic Block Diagram



#### **Reset Considerations**

## System Resets (Synchronous and Asynchronous)

The instantiated DW\_pulse\_sync modules convert the clearing inputs (clr\_s and clr\_d) to 'toggle' events (from the source and destination domains, respectively). These 'toggle' events do not rely on state value but rather on state change from the originating domain. As a result, an assertion of rst\_s\_n or init\_s\_n could cause an erroneous 'toggle' event to occur that translates over into the destination domain in a 'false' assertion of clr\_sync\_d. Similarly, an assertion of rst\_d\_n or init\_d\_n, could result in a 'false' assertion of clr\_sync\_s. (For an example of a 'false' clr\_sync\_d event occurring as a by-product of asserting rst\_s\_n, see Figure 1-6 on page 12.) This could cause inconsistencies when the activation of these resets is not coordinated between the two domains at the system level. Therefore, as a requirement to insure clean set and release of the reset state, both source and destination domains must be, at some point, in the active reset state simultaneously when performing system resets. That is, when asserting rst\_s\_n and/or init\_s\_n,

then  $rst_d_n$  and/or init\_d\_n must also be asserted at the same time and vice versa. As a general requirement the length of the system reset signal(s) assertion should be a minimum of 4 clock cycles of the slowest clock between the two domains. System reset signals for both clock domains, when asserted, should overlap for a minimum of  $f_sync_type + 1$  or  $r_sync_type + 1$  cycles (whichever is larger) of the slowest clock of the two domains.

Besides satisfying simultaneous assertion of each domains system reset signals for a minimum number of cycles, the timing of the assertion between these signals needs some consideration. To prevent erroneous clr\_sync\_s and clr\_sync\_d pulses from occurring when system resets are asserted, it is recommended that:

- 1. If the source domain reset is asserted first, then the destination domain should assert its reset within  $f\_sync\_type + 1 \ clk\_d$  cycles from the time the assertion of the source domain reset occurred OR
- 2. If the destination domain reset is asserted first, then the source domain should assert its within  $r\_sync\_type + 1 clk\_s$  cycles from the time the assertion of the destination domain reset occurred.
- 3. If both domains can tolerate a false clr\_sync\_s or clr\_sync\_d (whichever the case) during system reset conditions, then this recommendation can be ignored as long as both clock domains eventually have overlapping active reset conditions.

There are no restrictions on when to release the reset condition on either side. However, to be completely safe, it is recommended, though not required, to release the source clock domain's reset last.

Additionally, the clearing signals (clr\_s and clr\_d) should not be asserted sooner than one clock cycle after their respective domain's system reset de-assertion. In fact, if possible, the first assertion of clr\_s or clr\_d shouldn't occur until one clock cycle within its domain from the last de-assertion of system reset between both domains.

#### **Detail Clearing Functionality (Synchronous Clearing)**

The DW\_reset\_sync contains one clearing signal for each domain called <code>clr\_s</code> and <code>clr\_d</code>. A minimum of a single clock cycle pulse on either one of these clearing signals initiates a synchronized clearing sequence to each domain for resetting of sequential elements of the system. This clearing sequence is orchestrated to ensure that the destination domain interface is completely cleared and ready before the source domain is permitted to initiating new activity.

In general, independent of which domain initiates the clearing sequence, the destination domain always goes into the active clearing state before the source domain does as indicated by <code>clr\_in\_prog\_d</code> and <code>clr\_in\_prog\_s</code> going to '1', respectively. Similarly, the destination domain exits the active clearing state before the source domain does as indicated by <code>clr\_in\_prog\_d</code> and <code>clr\_in\_prog\_s</code> going to '0', respectively.

Figure 1-2 on page 8 through Figure 1-5 on page 11 show various timing for clr\_s and clr\_d.

It is imperative for system integrity to cease source domain activity after asserting <code>clr\_s</code> (and while waiting for a subsequent <code>clr\_cmplt\_s</code> pulse) and/or when observing an active <code>clr\_in\_prog\_s</code>. From the destination domain, accepting activity after <code>clr\_d</code> is asserted and/or observing an active <code>clr\_in\_prog\_d</code> would result in corrupting system integrity. Bottom-line, it is very important to halt source domain and destination domain activity during the clearing sequence and only start source domain activity after the <code>clr\_cmplt\_s</code> pulse is observed.

There is no restriction on how often or how long  $clr_s$  and  $clr_d$  can be asserted. The clearing operation is maintained if in progress and subsequent  $clr_s$  and/or  $clr_d$  initiations are made. Once the final assertion

of clr\_s and/or clr\_d is made, the sustained clearing sequence eventually comes to completion and all 'in progress' flags de-assert.

#### **Test**

The synthesis parameter,  $tst\_mode$ , controls the insertion of lock-up latches at the points where signals cross between the clock domains, clk\_s and clk\_d. Lock-up latches are used to ensure proper cross-domain operation during the capture phase of scan testing in devices with multiple clocks. When  $tst\_mode = 1$ , lock-up latches will be inserted during synthesis and will be controlled by the input, test.

With  $tst\_mode = 1$ , the input, test, controls the bypass of the latches for normal operation where test=0 bypasses latches and test=1 includes latches. In order to assist DFT compiler in the use of the lock-up latches, use the "set test hold 1 tst mode" command before using the insert scan command.

When *tst\_mode* = 0 (which is its default value when not set in the design) no lock-up latches are inserted and the test input is not connected.



The insertion of lock-up latches requires the availability of an active low enable latch cell. If the target library does not have such a latch or if latches are not allowed (using dont\_use commands for instance), synthesis of this module with *tst\_mode*=1 will fail.

## **Simulation Methodology**

Because this component contains synchronizing devices, there are two methods available for simulation. One method is to use the simulation models that emulate the RTL model. Or, you can enable modeling of random skew between bits of signals traversing to and from each domain (called missampling).

To use the simulation models that emulate the RTL model, no special configuration is required.

To use missampling requires the following considerations:

- To enable missampling in Verilog simulations, define the macro DW\_MODEL\_MISSAMPLES:
  - `define DW\_MODEL\_MISSAMPLES
  - If `DW\_MODEL\_MISSAMPLES is defined, the *verif\_en* parameter comes into play to configure the simulation model as described by Table 1-2 on page 2. If `DW\_MODEL\_MISSAMPLES is not defined, the Verilog simulation model behaves as if *verif\_en* is set to 0.
- To enable missampling in VHDL simulations, a simulation architecture named sim\_ms is provided. The parameter *verif\_en* only has meaning when using sim\_ms. That is, when the sim simulation architecture is used instead, the model behaves as though *verif\_en* is set to 0. For examples of how each architecture is used, see "HDL Usage Through Component Instantiation VHDL" on page 15.

## **Suppressing Warning Messages During Verilog Simulation**

The Verilog simulation model includes macros that allow you to suppress warning messages during simulation.

To suppress all warning messages for all DWBB components, define the DW\_SUPPRESS\_WARN macro in either of the following ways:

• Specify the Verilog preprocessing macro in Verilog code:

```
`define DW_SUPPRESS_WARN
```

• Or, include a command line option to the simulator, such as:

```
+define+DW SUPPRESS WARN (which is used for the Synopsys VCS simulator)
```

The warning messages for this model include the following:

■ If values other than 1 or 0 are present on a clock port, the following message is displayed:

```
WARNING: <instance_path>.<clock_name>_monitor:
    at time = <timestamp>, Detected unknown value, x, on <clock name> input.
```

To suppress only this warning message for all DWBB components, use the following macro:

- □ Define the DW\_DISABLE\_CLK\_MONITOR macro. You can define this macro in the following ways:
  - Specify the Verilog preprocessing macro in Verilog code:

```
`define DW_DISABLE_CLK_MONITOR
```

Or, include a command line option to the simulator, such as:

```
+define+DW DISABLE CLK MONITOR (which is used for the Synopsys VCS simulator)
```

This message is also suppressed using the DW\_SUPPRESS\_WARN macro explained earlier.

## **Timing Diagrams**

Figure 1-2 on page 8 shows an example of  $clr_s$  initiating a local clearing sequence. In this case,  $clr_s$  is a single  $clk_s$  cycle, but the length of  $clr_s$  assertions is not restricted. When  $clr_s$  is asserted, it propagates to the destination domain where it is synchronized and produces the assertion of  $clr_in_prog_d$  (which stays active until the clearing sequence from the destination domain's perspective completes). The event of the  $clr_in_prog_d$  assertion is fed back to the source domain where it is synchronized and, in turn, starts the source domain clearing event in the form of  $clr_sync_s$  and  $clr_in_prog_s$  assertions. As with the  $clr_in_prog_d$  in the destination domain,  $clr_in_prog_s$  stays asserted until the completion of the clearing sequence in the source domain.

The event of the clr\_sync\_s assertion then gets routed back to the destination domain to initiate the synchronized completion of the clearing sequence on that end. This is indicated by the clr\_sync\_d pulse and de-assertion of clr\_in\_prog\_d followed by the clr\_cmplt\_d. At this point, the destination domain is in its initialized state and ready to receive activity from the source domain.

To finish up the clearing sequence between the two domains, the <code>clr\_sync\_d</code> pulse is sent back to the source domain where it is synchronized and de-asserts <code>clr\_in\_prog\_s</code> which is followed by the

clr\_cmplt\_s pulse. Once the clr\_cmplt\_s gets asserted, it is the indication to the source domain that the destination domain is cleared and ready for the new activity.

For this waveform example *f\_sync\_type* is 2, *r\_sync\_type* is 2, and *reg\_in\_prog* is 1. *tst\_mode* and *verif\_en* have no impact in this example.

Figure 1-2 Example of clr\_s Initiated Clearing



Figure 1-3 shows an example of clr\_d initiating a clearing sequence. The clr\_d initiated pulse places the destination domain in the active clearing state as indicated by the assertion of clr\_in\_prog\_d. At the same time, clr\_d gets sent to the source domain where it is synchronized and triggers the clr\_sync\_s and clr\_in\_prog\_s signals. At this point, the source domain needs to realize, based on clr\_sync\_s or clr\_in\_prog\_s assertions that the destination domain is in the active clearing state and is not receiving any more activity.

Once the clr\_sync\_s assertion occurs it is re-synchronized back in the destination domain to generate the clr\_sync\_d output as well as the de-assertion of the clr\_in\_prog\_d output followed by the active pulse of clr\_cmplt\_d. At this point, the destination domain is in its initialized state and ready to receive activity from the source domain.

The assertion of <code>clr\_sync\_d</code> is sent back to the source domain which triggers the de-assertion of <code>clr\_in\_prog\_s</code> followed by the <code>clr\_cmplt\_s</code> pulse activation. Once the <code>clr\_cmplt\_s</code> gets asserted, it is the indication to the source domain that the destination domain is cleared and ready for the new activity.

Figure 1-3 Example of clr\_d Initiated Clearing Sequence



Figure 1-4 shows an example of both clr\_s and clr\_d being asserted around the same time. In this example the clk\_s rate is faster than the clk\_d rate. Once one of the clearing signals is sampled, the clearing sequence is starting. As long as either clr\_s or clr\_d is sustained 'high' and the clearing sequence is in progress, clearing is also sustained until both clr\_s and clr\_d are de-asserted. Following the de-assertion of both clr\_s and clr\_d, the clearing sequence progresses and completes as indicated by the single clock cycle pulses of clr\_cmplt\_d and clr\_cmplt\_s from each domain.

Figure 1-4 Example of clr\_s and clr\_d Initiated Clearing Sequence



Figure 1-5 shows an initiation of a clr\_s where its duration is much longer than one clk\_s cycle. From this, the behavior of the clr\_in\_prog\_s and clr\_in\_prog\_d flags are sustained longer than those seen in Figure 1-2 on page 8 in which clr\_s was only asserted a single clk\_s cycle.

Figure 1-5 clr\_s Duration Much Longer than One clk\_s Cycle



Figure 1-6 shows an example of rst\_s\_n being asserted and how it can induce a clr\_sync\_d event that is not initiated by either a clr\_s or clr\_d assertion.

Figure 1-6 Example of Asserted rst\_s\_n Causing Abnormal Clearing Sequence



13

### Example DW\_reset\_sync Usage

Figure 1-7 Block Diagram for Example Usage of DW\_reset\_sync



In referring to Figure 1-7, the following timing diagram (Figure 1-8 on page 14) shows the difference in behavior between the previous version of DW\_reset\_sync (old) and the current version of DW\_reset\_sync (new) as they relate to clr\_in\_prog\_d.

What Figure 1-8 on page 14 depicts is the different "result\_d" behavior when using the version DWBB\_201109.1 (F-2011.09) and later (new) DW\_reset\_sync compared to version DWBB\_201012.5 (E-2010.12-SP5) and earlier (old) DW\_reset\_sync. In the figure, 'state\_s' is a signal in the 'clk\_s' domain that gets synchronized through a DW\_sync into the 'clk\_d' domain as 'state\_s\_d'. Signal "A\_result\_d" and "B\_result\_d" represent "result\_d" from Figure 1-7 but for different applications of the 'clr\_in\_prog\_d' versions. "A\_result\_d" is connected to the old DW\_reset\_sync and its 'A\_clr\_in\_prog\_d' (old) and "B\_result\_d" is connected to the current DW\_reset\_sync and its 'B\_clr\_in\_prog\_d' (new). In both versions of DW\_reset\_sync, clr\_in\_prog\_s are identical and only listed once in the timing diagram.

As can be seen, "A\_result\_d" contains a single-cycle <code>clk\_d</code> pulse (circled in red) after 'A\_clr\_in\_prog\_d' (old) de-asserts. Since 'A\_clr\_in\_prog\_d' is inactive, this blip of "A\_result\_d" comes from 'state\_s\_d' being sampled in its 'non-cleared' state. Eventually the cleared value of 'state\_s\_d' is seen but too late. This could be undesirable and could cause some inadvertent activity downstream in the system because all indications show that the clearing sequence is done in the 'clk\_d' domain.

This problem is fixed with the current DW\_reset\_sync since the 'clr\_in\_prog\_d' (B\_clr\_in\_prog\_d in this example) is extended and prevents "B\_result\_d' from registering that unwanted 'non-cleared' value produced from state\_s\_d.

clk\_s state\_s clr\_in\_prog\_s(old) clr\_in\_prog\_s(new) clk\_d A\_result\_d clr\_prog\_in\_d(old) clr\_prog\_in\_d(old) clr\_prog\_in\_d(new)

Example of previous clearing sequence vs. enhanced clearing sequence

Figure 1-8 Example: Fixed Possible Incorrect Result with New clr\_in\_prog\_d Behavior

## **Related Topics**

- Memory Registers Overview
- DesignWare Building Block IP User Guide

15

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW Foundation comp.all;
entity DW reset sync inst is
      generic (
        inst f sync type : INTEGER := 2;
            inst r sync type : NATURAL := 2;
            inst clk d faster: NATURAL := 1;
            inst reg in prog : NATURAL := 1;
        inst tst mode : INTEGER := 0;
        inst verif en : INTEGER := 1
        );
      port (
        inst clk s : in std logic;
        inst rst s n : in std logic;
        inst init s n : in std logic;
        inst clr s : in std logic;
        clr sync s inst : out std logic;
        clr in prog s inst : out std logic;
        clr cmplt s inst : out std logic;
        inst clk d : in std logic;
        inst rst d n : in std logic;
        inst init d n : in std logic;
        inst clr d : in std logic;
            clr in prog d inst : out std logic;
            clr sync d inst : out std logic;
            clr cmplt d inst : out std logic;
        inst test: in std logic
        );
    end DW reset sync inst;
architecture inst of DW reset sync inst is
begin
    -- Instance of DW reset sync
    U1 : DW reset sync
    generic map (f sync type => inst f sync type, r sync type => inst r sync type,
clk d faster => inst clk d faster,
                      reg_in_prog => inst_reg in prog, tst mode => inst tst mode,
verif_en => inst_verif en )
    port map ( clk s => inst clk s, rst s n => inst rst s n, init s n => inst init s n,
clr s => inst clr s,
```

```
clr sync s => clr sync s inst, clr in prog s => clr in prog s inst,
clr cmplt s => clr cmplt s inst,
             clk d => inst clk d, rst d n => inst rst d n, init d n => inst init d n,
clr d => inst clr d,
             clr in prog d => clr in prog d inst, clr sync d => clr sync d inst,
clr cmplt d => clr cmplt d inst,
               test => inst test );
end inst;
-- Configuration for use with a VHDL simulator
-- pragma translate off
library DW03;
configuration DW reset sync inst cfg inst of DW reset sync inst is
  for inst
    -- NOTE: If desiring to model missampling, uncomment the following
    -- line. Doing so, however, will cause inconsequential errors
    -- when analyzing or reading this configuration before synthesis.
    -- for U1 : DW reset sync use configuration DW03.DW reset sync cfg sim ms;
                                                                                 end
for;
 end for; -- inst
end DW reset sync inst cfg inst;
-- pragma translate on
```

### **HDL Usage Through Component Instantiation - Verilog**

```
module DW reset sync inst (inst clk s, inst rst s n, inst init s n, inst clr s,
                clr sync s inst, clr in prog s inst, clr cmplt s inst,
          inst clk d, inst rst d n, inst init d n, inst clr d, clr in prog d inst,
          clr sync d inst, clr cmplt d inst, inst test );
parameter f sync type = 2;
parameter r sync type = 2;
parameter clk d faster = 1;
parameter reg in prog = 1;
parameter tst mode = 0;
parameter verif en = 1;
input inst clk s;
input inst rst s n;
input inst init s n;
input inst clr s;
output clr sync s inst;
output clr in prog s inst;
output clr cmplt s inst;
input inst clk d;
input inst rst d n;
input inst init d n;
input inst clr d;
output clr in proq d inst;
output clr sync d inst;
output clr cmplt d inst;
input inst test;
    // Instance of DW reset sync
    DW reset sync #(f sync type, r sync type, clk d faster, reg in prog, tst mode,
verif en)
      U1 ( .clk s(inst clk s), .rst s n(inst rst s n), .init s n(inst init s n),
.clr s(inst clr s), .clr sync s(clr sync s inst), .clr in prog s(clr in prog s inst),
.clr cmplt s(clr cmplt s inst), .clk d(inst clk d), .rst d n(inst rst d n),
.init_d_n(inst_init_d_n), .clr_d(inst_clr_d), .clr_in_prog_d(clr_in_prog_d inst),
.clr sync d( clr sync d inst), .clr cmplt d(clr cmplt d inst), .test(inst test) );
endmodule
```

## **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date           | Release       | Updates                                                                                                                                                                                                                                             |
|----------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2023      | DWBB_202212.4 | <ul> <li>Adjusted the feature about registered outputs on page 1</li> <li>Adjusted the block diagram Figure 1-1 on page 4</li> </ul>                                                                                                                |
| September 2021 | DWBB_202106.2 | <ul> <li>Adjusted the block diagram in Figure 1-1 on page 4</li> <li>Adjusted the following waveform diagrams:</li> <li>Figure 1-2 on page 8</li> <li>Figure 1-3 on page 9</li> <li>Figure 1-4 on page 10</li> <li>Figure 1-5 on page 11</li> </ul> |
| July 2020      | DWBB_201912.5 | <ul> <li>Adjusted the material in "Simulation Methodology" on page 6</li> <li>Adjusted content and title of "Suppressing Warning Messages During Verilog Simulation" on page 7 and added the DW_SUPPRESS_WARN macro</li> </ul>                      |
| October 2019   | DWBB_201903.5 | <ul> <li>Added the "Disabling Clock Monitor Messages" section</li> <li>Added this Revision History table and the document links on this page</li> </ul>                                                                                             |

19

#### **Copyright Notice and Proprietary Information**

© 2023 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com