



# DW\_square

# Integer Squarer

Version, STAR, and myDesignWare Subscriptions: IP Directory

### **Features and Benefits**

- Parameterized word length
- Unsigned and signed (two's complement) data operation
- Inferable using a function call

# a tc square

**Revision History** 

# **Description**

DW\_square is an integer numeric squarer.

Table 1-1 Pin Description

| Pin Name | Width          | Direction | Function                                           |
|----------|----------------|-----------|----------------------------------------------------|
| а        | width bits     | Input     | Input data                                         |
| tc       | 1 bit          | Input     | Two's complement control  0 = Unsigned  1 = Signed |
| square   | 2 × width bits | Output    | Product of (a × a)                                 |

**Table 1-2** Parameter Description

| Parameter | Values                 | Description      |
|-----------|------------------------|------------------|
| width     | ≥ 1 bits<br>Default: 8 | Word length of a |

Table 1-3 Synthesis Implementations

| Implementation Name  | Function                                                                                           | License Feature Required |
|----------------------|----------------------------------------------------------------------------------------------------|--------------------------|
| pparch <sup>a</sup>  | Delay-optimized flexible Booth Wallace                                                             | DesignWare               |
| apparch <sup>a</sup> | Area-optimized flexible architecture that can be optimized for area, for speed, or for area, speed | DesignWare               |

a. The 'pparch' (optimized for delay) and 'apparch' (optimized for area) implementations are dynamically generated to best meet your constraints. The 'pparch' and 'apparch' implementations can generate a variety of multiplier (squarer) architectures including Radix-2 non-Booth, Radix-4 non-Booth, Radix-4 Booth recoded and Radix-8 Booth recoded. The 'pparch' and 'apparch' implementations are generated making use of any special arithmetic technology cells that are found to be available in your target technology library. The dc\_shell command, set\_dp\_smartgen\_options, can be used to force specific multiplier (squarer) architectures. For more information on forcing generated arithmetic architectures, use 'man set\_dp\_smartgen\_options' (in dc\_shell) to get a listing of the command options.

Table 1-4 Simulation Models

| Model                         | Function                             |
|-------------------------------|--------------------------------------|
| DW02.DW_SQUARE_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw02/src/DW_square_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_square.v        | Verilog simulation model source code |

### Table 1-5 Functional Description

| tc | а                    | square                                                   |
|----|----------------------|----------------------------------------------------------|
| 0  | a (unsigned)         | Product of a × a (unsigned)                              |
| 1  | a (two's complement) | Product of a × a (two's complement, but always positive) |

DW\_square multiplies the operand a by itself to generate the product square. The control signal (tc) determines whether the input and output data is interpreted as unsigned (tc = 0) or signed (tc = 1) numbers.

Since the square of any number is always a positive value, the sign of the result of a signed square (the most significant bit of the output square) is always zero when DW\_square is performing signed squaring (tc = 1).

# **Related Topics**

- Math Arithmetic Overview
- DesignWare Building Block IP User Guide

# **HDL Usage Through Function Inferencing - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use IEEE.std logic arith.all;
use DWARE.DWpackages.all;
use DWARE.DW foundation arith.all;
entity DW square func is
  generic ( func width : NATURAL := 8 );
 port (func a
                     : in std logic vector(func width-1 downto 0);
         func tc
                    : in std logic;
         square_func : out std_logic_vector((2*func_width)-1 downto 0) );
end DW square func;
architecture func of DW square func is
begin
  -- Functional inference of DW square
  process (func a, func tc)
  begin
    if (func tc = '0') then
      square func <= std logic vector(DWF square(unsigned(func a)) );</pre>
      square func <= std logic vector(DWF square(signed(func a)) );</pre>
    end if;
  end process;
end func;
```

# **HDL Usage Through Function Inferencing - Verilog**

```
module DW square func (func a, func tc, square func);
 parameter func width = 8;
 // Pass the width to the function
 parameter width = func width;
 // Please add search path = search path + {synopsys root + "/dw/sim ver"}
 // to your .synopsys dc.setup file (for synthesis) and add
 // +incdir+$SYNOPSYS/dw/sim ver+ to your verilog simulator command line
 // (for simulation).
  `include "DW square function.inc"
 input [func width-1: 0] func a;
 input func tc;
 output [(2*func width)-1:0] square func;
 // Funtional inference of DW square
 assign square func = (func tc == 1'b0)?
   DWF square uns(func a) : // for unsigned input
   DWF square tc(func a); // for signed input
endmodule
```

### **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DW foundation comp.all;
entity DW square inst is
 generic ( inst width : NATURAL := 8 );
 square inst : out std logic vector((2*inst width)-1 downto 0) );
end DW square inst;
architecture inst of DW square inst is
begin
 -- Instance of DW square
 U1 : DW square
   generic map ( width => inst width )
   port map ( a => inst_a,
                         tc => inst tc, square => square inst );
end inst;
-- pragma translate_off
configuration DW square inst cfg inst of DW square inst is
 for inst
 end for; -- inst
end DW square inst cfg inst;
-- pragma translate on
```

# **HDL Usage Through Component Instantiation - Verilog**

```
module DW_square_inst( inst_a, inst_tc, square_inst );

parameter width = 8;

input [width-1 : 0] inst_a;
input inst_tc;
output [(2*width)-1 : 0] square_inst;

// Instance of DW_square
DW_square #(width)
    U1 ( .a(inst_a), .tc(inst_tc), .square(square_inst) );
endmodule
```

# **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                           |  |
|--------------|---------------|-----------------------------------------------------------------------------------|--|
| January 2019 | DWBB_201806.5 | ■ Updated example in "HDL Usage Through Component Instantiation - VHDL" on page 5 |  |
|              |               | ■ Added this Revision History table and the document links on this page           |  |

### **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com